1 / 23

FPGA Setting Using Flash

Dor. FPGA Setting Using Flash. 0.5. Project Characterization Dor Obstbaum Kami Elbaz Advisor: Moshe Porian May 2011. Dor. Contents. 0.5. Project Overview Project Goals Requirements Architecture Micro Architecture Testability & GUI

nikita
Download Presentation

FPGA Setting Using Flash

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Dor FPGA Setting Using Flash 0.5 Project Characterization Dor Obstbaum Kami Elbaz Advisor: Moshe Porian May 2011

  2. Dor Contents 0.5 • Project Overview • Project Goals • Requirements • Architecture • Micro Architecture • Testability & GUI • Schedule

  3. Dor Project Overview 2 • Why do we need FPGA setting using FLASH? • One VHDL file operating with different configurations • Software independency FLASH FPGA Client Client GUI Client

  4. Dor Project Goals 0.5 • Configure system components using data stored in FLASH. • Implementing a data structure that will be used for data storage in FLASH and for data transmission to clients. • Setting an option for a host to read data from FLASH and write new data to it. • Implementing strong debugging capabilities.

  5. Dor Requirements 0.5 • VHDL Implementation • DE2 development board that features an Altera Cyclone II FPGA • FPGA – Host communication via UART protocol • Internal communication via Wishbone protocol

  6. Dor Architecture 3

  7. Dor Regular data transfer 1.5

  8. Dor Wishbone & wishbone intercon 2.5

  9. Dor Filter

  10. Dor Clk&Reset

  11. Dor Flash control 1

  12. Kami Leds - Client

  13. Sys_clk 100 MHz Timer Time unit Time unit frequency Num_of_tics = Counter

  14. Kami Leds - Client

  15. Wait - Client

  16. Kami Display - Client

  17. For example… Row_En Column_En Resolution 1024 x 768 Damka_En Row_En 8 Row_Val = 128

  18. UARTProtocol start parity stop 8 bit word

  19. Kami RX Path

  20. Kami TX Path

  21. Kami GUI & Testability

  22. Kami Schedule

  23. Kami Schedule

More Related