1 / 24

Nanoscale silicon Transistors

marc
Download Presentation

Nanoscale silicon Transistors

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


    1. Nanoscale silicon Transistors By Nabil Hassani Tai Vo

    2. The point-contact transistor - Created in 1947 by Walter Brattain and John Bardeen. - Extremely simple: two foil contacts sitting on a germanium crystal - Started a new electrical revolution.

    3. The sandwich transistor

    4. First Integrated Circuit 1957 Creation of Fairchild semiconductors by the "traitorous eight," Created transistors without suturing or wires. And put together several transistors in the same block of silicon creating the integrated circuit (IC).

    5. From Micro to Nano

    6. Nanotechnology Transistor creation scaled to increasingly smaller dimensions, which results in higher performance. Continuing to improve performance while decreasing power consumption of CMOS results in a doubling of microprocessor performance every two years.

    7. Gordon Moore’s Predictions (1965) The semiconductor industry continues to move down the two- or three-year cycle in terms of process technology, then traditional IC scaling will last "ten years, plus or minus two years," Chip makers will be able to "make conventional transistors down to the 30-nm range," Leakage and resistance problems occur past certain size

    10. Scaling problems

    11. Oxide Scaling Gate oxide thickness in short channel effects as MOS gate dimensions have been reduced from 10um to 0.1um. Relationship between oxide thickness (Tox) and channel length (LE). LE = 45 * Tox

    12. Thickness of the channel depletion layer for two devices with different oxide thicknesses : 3.2nm and 4.5nm and both have same off-state leakage.

    13. Scaling Limit for SiO2 The thickness limit is the same for both materials and is not limited by manufacturing control. Today, it is technically feasible to manufacture 1.5 nm and thinner oxides on 200 mm wafers. Thickness limit for SiO2 is set instead by gate-to-channel tunneling leakage. --The tunneling leakage process for an NMOS device biased in inversion.

    14. - Assume the gate leakage limit occurs for devices with 0.1um gate length designed for 1.0V operation, the SiO2 thickness limit occurs at ~1.6 nm.

    15. The centroid for the inversion charge is ~1.0 nm from the SiO2/Si interface. This increases the effective SiO12 thickness (TOXEFF) by ~0.3 nm. By taking into account the charge distribution on both sides of the gate, the minimum effective oxide thickness for a MOS device bias in inversion at voltages used in our 0.25 is increased by about 0.7 nm. Thus, the 1.6 nm oxide tunneling limit results in an effective oxide thickness about 2.3 nm.

    16.

    17. Source/Drain Engineering Scaling of source/drain extension (SDE) depth and gate overlap for MOSFET’ s of 0.1um and below A minimum SDE to gate overlap of 15-20 nm is needed to prevent degradation of drive current (IDSAT) Scaling SDE vertical depths below 30-40 nm results in little to no performance benefit for 0.1um devices and beyond

    18. Reducing SDE junction depths will improve device short channel characteristics by reducing the amount of channel charge controlled by the drain. The potential contours for two devices with junction depths of 30 and 150 nm

    19. DNA and Transistors A functional electronic nano-device has been manufactured using biological self-assembly for the first time in 2003. Using DNA stranding properties and carbon nanotubes to create a new generation of transistors working in room temperature. Components must be compatible with the biological reactions and the metal-plating process.

    20. Transistor concept in biology application Berkeley researchers have developed the world's first device that manipulates the flow of molecules using the concept of transistor.

    21. single-electron transistor Made in 2004 by Germans and US scientists. Using a vibrating silicon arm 200 nanometers long, ten of nanometres across, and tipped with gold. This transistor will yield to a better understanding of nanotechnology fundamentals.

    22. The Latest of the Latest Pentium 4 HT The 90 nanometer (nm) process is the next generation after the 0.13-micron process. Integration of strained silicon to improve the performance of transistors 1.2-nm gate oxide thickness . Low –K dielectric material.

    23. Strained Silicon

    24. Is it ever going to be small enough?

    25. Questions?

More Related