1 / 39

Power Converter Systems Graduate Course EE8407

Power Converter Systems Graduate Course EE8407. Bin Wu PhD, PEng Professor ELCE Department Ryerson University Contact Info Office: ENG328 Tel: (416) 979-5000 ext: 6484 Email: bwu@ee.ryerson.ca http://www.ee.ryerson.ca/~bwu/. Ryerson Campus. Topic 7

frebecca
Download Presentation

Power Converter Systems Graduate Course EE8407

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Power Converter Systems Graduate Course EE8407 Bin Wu PhD, PEng Professor ELCE Department Ryerson University Contact Info Office: ENG328 Tel: (416) 979-5000 ext: 6484 Email: bwu@ee.ryerson.ca http://www.ee.ryerson.ca/~bwu/ Ryerson Campus

  2. Topic 7 Multilevel Neutral Point Clamped (NPC) Inverters Courtesy of ABB (ACS1000) Three-Level NPC Inverter Based MV Drive

  3. Multilevel NPC Inverters • Lecture Topics • Three-level NPC Inverter • Space Vector Modulation • Neutral Point Voltage Control • High-level NPC Inverters

  4. Three-Level NPC Inverters • Inverter Configuration Clamping diodes: DZ1 and DZ2(Phase A)

  5. Three-Level NPC Inverters • Switching State Complementary Switch pairs: S1 and S3; S2 and S4;

  6. Three-Level NPC Inverters • Gate Signal Arrangements Inverter phase voltage vAZ has three levels: E, 0 and –E

  7. Three-Level NPC Inverters • Inverter Output Waveforms

  8. Space Vector Modulation • Space Vectors • Three-phase voltages (1) • Two-phase voltages (2) • Space vector representation (3) (2)  (3) (4) where

  9. Space Vector Modulation • Space Vectors (Example) Switching state [POO]  on-state switches: Phase A: upper two switches [P] Phase B: middle two switches [O] Phase C: middle two switches [O] from which and (5) Substituting (5) to (4) gives a space vector (6) Total switching states: 27 Total space vectors: 19

  10. Space Vector Modulation • Space Vectors Diagram 19 space vectors: Zero vector: V0 Small vectors: V1 – V6 Medium vectors: V7 – V12 Large vectors: V13 – V18

  11. Space Vector Modulation • Switching States and Space Vectors Redundancy: Zero vector – three switching states Small vectors – two states per vector

  12. Space Vector Modulation • Switching States and Space Vectors No redundant switching states for medium or large vectors

  13. Space Vector Modulation • Sector Definition Vref : Reference vector, rotating in space at a certain speed; All other vectors are stationary.

  14. Space Vector Modulation • SVM Principle • For a given length and position in space, Vref can be approximated • by three nearby stationary vectors; • Based on the chosen stationary vectors, switching states are • selected and gate signals are generated; • When Vref passes through sectors one by one, different sets of • switches are turned on or off; • When Vrefrotates one revolution in space, the inverter output • voltage varies one cycle over time; • The inverter output frequency corresponds to the rotating speed • of Vref ; • The inverter output voltage can be adjusted by the magnitude of Vref.

  15. Space Vector Modulation • Dwell Time Calculation Dwell time is the duty-cycle time of selected switches during the sampling period Ts . Sector I • Select three nearest stationary vectors • Use volt-second balancing principle (a) Four Regions

  16. Space Vector Modulation • Dwell Time Calculation From equation (a) Ta , Tb and Tc– dwell times for V1 , V7and V2 – modulation index

  17. Space Vector Modulation • Switching Sequence (Seven-segment) General Design Requirements a) The transition from one switching state to the next involves only two switches in the same inverter leg, one being turned on and the other turned off; and b) The transition for Vref moving from one sector (or one region) to the next requires no or minimum number of switchings. Note: The switching sequence design is not unique, but the above requirements should be satisfied for switching frequency minimization.

  18. Space Vector Modulation • Switching Sequence (Seven-segment) Assuming Vrefis in Region 4 of Sector I, three vectors are selected: V2 , V7 and V14

  19. Space Vector Modulation • Switching Sequence (Seven-segment) Switching sequence requirement a) is satisfied.

  20. Space Vector Modulation • Switching Sequence (Seven-segment)

  21. Space Vector Modulation • Switching Sequence (Seven-segment) Device switching frequency: Sampling frequency: Fundamental frequency: Switching sequence requirement b) is satisfied.

  22. Space Vector Modulation • Simulated Waveforms (Seven-segment) f1 = 60Hz, Ts = 1/1080 sec, ma = 0.8, fsw = 570Hz vAB is not half wave symmetrical; and contains both even- and odd-order harmonics.

  23. Space Vector Modulation • Simulated Waveforms (Seven-segment) f1 = 60Hz, Ts = 1/1080 sec, ma = 0.8, fsw = 570Hz

  24. Space Vector Modulation • Harmonic Content (Seven-segment)

  25. Space Vector Modulation • Laboratory Prototype at Ryerson

  26. Space Vector Modulation • Measured Waveforms

  27. Space Vector Modulation • Measured waveforms (with even-order harmonic elimination)

  28. Neutral Point Voltage Control • Neutral Point Voltage Deviation The neutral point voltage vzcan be controlled by P- and N-types of small vectors

  29. Neutral Point Voltage Control • Neutral Point Voltage Control

  30. Neutral Point Voltage Control • Neutral Point Voltage Control R is used on purpose to make the dc voltage unbalance.

  31. High-Level NPC Inverters • Inverter Topologies

  32. High-Level NPC Inverters • Switching State

  33. High-Level NPC Inverters • Component Count Note: The number of clamping diodes increases substantially with the voltage level.

  34. High-Level NPC Inverters • IPD Modulation (four-level)

  35. High-Level NPC Inverters • Harmonic Content (four-level, IPD Modulation)

  36. High-Level NPC Inverters • APOD Modulation (four-level)

  37. High-Level NPC Inverters • Harmonic Content (four-level, APOD Modulation)

  38. Summary • The 3-level NPC inverter widely used in MV drives • Main features • - Low device count • - No switches in series • - Suitable for medium voltage operation • The practical use of 4- or 5-level NPC inverters not reported • Main reasons • - Difficulties in dc capacitor voltage control • - Large number of clamping diodes

  39. Thanks

More Related