1 / 5

Test board development setup for the SAMPA Chip

Test board development setup for the SAMPA Chip. FPGA Board to communicate with SAMPA test card. SAMPA test setup. FPGA Board to communicate with SAMPA test card. Test System ( Based on SoC kit - Cycnlon V). Key functions Provides reset & clocks of SAMPA chip Sampling clock (10-20 MHz)

ananda
Download Presentation

Test board development setup for the SAMPA Chip

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Test board development setup for the SAMPA Chip FPGA Board to communicate with SAMPA test card

  2. SAMPA test setup FPGA Board to communicate with SAMPA test card

  3. Test System(BasedonSoCkit - Cycnlon V) • Key functions • Provides reset & clocks of SAMPA chip • Sampling clock (10-20 MHz) • B-X-ing clock (40 MHz) • Serial Link (320 MHz) • Hard Reset • Configuration • Read, write, and command transactions • Test Data (PRBS, fixed patterns e.t.c) • Test data Readout • Tapped (from BC1/BC2/TCFU …. E.t.c) • Full chained readout on SAMPA serial link HSMC Configuration Data Readout SoC-Kit Board

  4. FPGA design • Communication / Interface • USB/UART: Serial Communication • Configurastion/ monitoring • Ethernet • Data transport link (DATE/DAQ) • HSMC • Link to SAMPA carrier board • In Lab test using HSMC adapter CONFG & COMM Control Module Memory NIOS II Clock Manager • Software/ DAQ • Labview / C # :- Serial Communication • Root / DATE :- DAQ, data analysis SoC-Kit Board

  5. Plan & Current status • Hardware • One development board and HSMC to GPIO card is set-up in laboratory for development • Purchase order of two sets are sent to Terasic • Software / Firmware Development • Ganesh Tambave new post doc start working on User interface • Arild and Attiq work for specifications and firmware development

More Related