1 / 6

Applied VLSI design – Phase 1

Applied VLSI design – Phase 1. Martin Kittel Sebastian Stieber. Our design. Multiplier: 17 x 22 bit Pezaris array multiplier 22 bit signed coefficients 16 bit unsigned pixel value + 1 sign bit (‘0‘) Adder: 39 bit ripple carry adder 1 halfadder 38 fulladder. Multiplier.

adem
Download Presentation

Applied VLSI design – Phase 1

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Applied VLSI design – Phase 1 Martin Kittel Sebastian Stieber

  2. Our design • Multiplier: • 17 x 22 bit Pezaris array multiplier • 22 bit signed coefficients • 16 bit unsigned pixel value + 1 sign bit (‘0‘) • Adder: • 39 bit ripple carry adder • 1 halfadder • 38 fulladder

  3. Multiplier [Quelle: J. Stohmann, E. Barke: A Universal Pezaris Array Multiplier Generator for SRAM-Based FPGAs]

  4. Results • Area: • 3203 • Frequency: • 63,115 MHz • Error: • 0,5155633 • Metric: • 921,58

  5. Drawbacks • Shortened coefficients to 17 bit – for smaller multiplier • Error increases (above 1.0) • Shortened ripple carry adder – 20 bit • Error increases by 0.04 • Area increasesby 200 • Speedup: 400 kHz • => Metric increases by 40

  6. Outlook • Reduce parallel structures • Use only one multiplier and one adder • Reduce adders in offset calculation • Use only one halfadder instead of a 39 bit ripple carry

More Related