1 / 10

Defect characterization via DLTS

Observation of an anomalous minority carrier trap in n-type InGaAs Tim Gfroerer and Kiril Simov Davidson College, USA Mark Wanlass National Renewable Energy Lab, USA ~ Supported by Bechtel Bettis, Inc. and the American Chemical Society – Petroleum Research Fund ~. -. -. -. -. -. -. -. -.

lassie
Download Presentation

Defect characterization via DLTS

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Observation of an anomalous minority carrier trap in n-type InGaAsTim Gfroerer and Kiril SimovDavidson College, USAMark WanlassNational Renewable Energy Lab, USA~ Supported by Bechtel Bettis, Inc. and the American Chemical Society – Petroleum Research Fund ~

  2. - - - - - - - - - - - - + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + Depletion Layer With Bias Temporary Reduced Bias Depletion Layer With Bias Temporary Reduced Bias Depletion Layer With Bias - - + + Defect characterization via DLTS P+ N

  3. Typical DLTS Measurements

  4. Computer with LabVIEW (5) Digital Scope(Tektronix) (1) Capacitance meter (Boonton) (2) (4) Oxford 77K Temp Controller (3) Pulse Generator Agilent Cryostat with sample Experimental Setup

  5. Device Structure and Band Diagram {

  6. Transient Capacitance: Escape

  7. Filling Pulse Dependence: Capture

  8. Proposed Model

  9. Testing the Model

  10. Conclusions • 0.29eV hole trap is observed in n-type InGaAs under reverse bias • Temperature-dependent capture and escape rates are symmetrical • Rates level off at cold temperatures due to tunneling • Device modeling points to defect states near the p+/n junction

More Related