1 / 71

Metal-Oxide-Semiconductor Field-Effect Transistor Digital Logic Technology

ECE 3450 M. A. Jupina, VU, 2009. Some Key Lecture Objectives. A basic understanding of the layout and structure of MOS devices and circuitsA basic understanding of the electrical operation of MOSFETsHow logic functions can be synthesi

gwyn
Download Presentation

Metal-Oxide-Semiconductor Field-Effect Transistor Digital Logic Technology

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


    1. ECE 3450 M. A. Jupina, VU, 2009 Metal-Oxide-Semiconductor Field-Effect Transistor Digital Logic Technology CMOS Fabrication MOS Device Structure and Operation NMOS Circuits CMOS Circuits BiCMOS Circuits MOSFET – metal oxide semiconductor field effect transistor MOSFET – metal oxide semiconductor field effect transistor

    2. ECE 3450 M. A. Jupina, VU, 2009 Some Key Lecture Objectives

    3. ECE 3450 M. A. Jupina, VU, 2009 CMOS Fabrication Processes IC built on silicon substrate: some structures diffused into substrate; other structures built on top of substrate. Substrate regions are doped with n-type and p-type impurities. (n+ = heavily doped) Wires made of polycrystalline silicon (poly), multiple layers of aluminum/copper (metal). Silicon dioxide (SiO2) is an insulator. N-type semiconductor has an excess number of negative charge carriers (electrons). P-type semiconductor has an excess number of positive charge carriers (holes).N-type semiconductor has an excess number of negative charge carriers (electrons). P-type semiconductor has an excess number of positive charge carriers (holes).

    4. ECE 3450 M. A. Jupina, VU, 2009 Simple Cross Section of a MOS Integrated Circuit

    5. ECE 3450 M. A. Jupina, VU, 2009 Example: Cross Section of Intel 0.25 Micron Process Color Picture of the Intel 0.25 Micron Process Tungsten vias and 5 layers of aluminum interconnects are shown Color Picture of the Intel 0.25 Micron Process Tungsten vias and 5 layers of aluminum interconnects are shown

    6. ECE 3450 M. A. Jupina, VU, 2009 CMOS Fabrication Processing Steps First place tubs or wells to provide properly-doped substrate for nmos and pmos transistors: Many CMOS techologies do not use “twin” tubs. Sometimes the nfets are fabricated directly in the p-type substrate (thus, no p-tub).Many CMOS techologies do not use “twin” tubs. Sometimes the nfets are fabricated directly in the p-type substrate (thus, no p-tub).

    7. ECE 3450 M. A. Jupina, VU, 2009 Processing Steps, Cont’d. Pattern polysilicon before diffusion regions:

    8. ECE 3450 M. A. Jupina, VU, 2009 Processing Steps, Cont’d Add diffusions (self-aligned source and drain)

    9. ECE 3450 M. A. Jupina, VU, 2009 Processing Steps, Cont’d Start adding metal layers:

    10. ECE 3450 M. A. Jupina, VU, 2009 Processing Steps, Cont’d Add other metal interconnect layers: Today, CMOS IC’s have as many as 6 to 9 metal layers to provide interconnections for circuits on the chip Today, CMOS IC’s have as many as 6 to 9 metal layers to provide interconnections for circuits on the chip

    11. ECE 3450 M. A. Jupina, VU, 2009 MOS Transistor Layout NMOS FET: PMOS FET: Top View of the FET layout Red – poly gate Green – n-type region Brown – p-type region Top View of the FET layout Red – poly gate Green – n-type region Brown – p-type region

    12. ECE 3450 M. A. Jupina, VU, 2009 NMOS Transistor Structure nmos transistor:

    13. ECE 3450 M. A. Jupina, VU, 2009 Transistor Sizes In Digital Technology, L remains fixed and W is only changed to size the transistor. As W/L ratio increases, the drain current increases.In Digital Technology, L remains fixed and W is only changed to size the transistor. As W/L ratio increases, the drain current increases.

    14. ECE 3450 M. A. Jupina, VU, 2009 NMOS Transistor When Turned Off Negative charge carriers due to electrons and positive charge carriers due to holes. VT is the turn-on or threshold voltage of the MOSFET.Negative charge carriers due to electrons and positive charge carriers due to holes. VT is the turn-on or threshold voltage of the MOSFET.

    15. ECE 3450 M. A. Jupina, VU, 2009 NMOS Transistor When Turned On

    16. ECE 3450 M. A. Jupina, VU, 2009 NMOS Transistor as a Switch

    17. ECE 3450 M. A. Jupina, VU, 2009 PMOS Transistor as a Switch

    18. ECE 3450 M. A. Jupina, VU, 2009 NMOS and PMOS Transistors in Logic Circuits

    19. ECE 3450 M. A. Jupina, VU, 2009 The Current-Voltage Relationship of a NMOS Transistor ID,SAT – max drain current for a VGS value.ID,SAT – max drain current for a VGS value.

    20. ECE 3450 M. A. Jupina, VU, 2009 NMOS Drain Current Characteristics NMOS: linear region for VGS > VT and VDS < (VGS - VT) saturation, VGS > VT and VDS > (VGS - VT ). subthreshold VGS < VT, VDS ? 0. NMOS: linear region for VGS > VT and VDS < (VGS - VT) saturation, VGS > VT and VDS > (VGS - VT ). subthreshold VGS < VT, VDS ? 0.

    21. ECE 3450 M. A. Jupina, VU, 2009 Drain Current Equations For VGS > VT, Linear region (VDS < VGS - VT) Saturation region (VDS >= VGS - VT) For VGS < VT, ID = 0 (Sub-Threshold region) k’ – process transconductance parameter (A/V2) – depends on the physical parameters of the device, such as the thickness of the SiO2 gate oxide and how fast electrons or holes can move in the channel region between the source and drain in response to an electric field (this property is known as a carrier’s mobility which is velocity per electric field). k’ – process transconductance parameter (A/V2) – depends on the physical parameters of the device, such as the thickness of the SiO2 gate oxide and how fast electrons or holes can move in the channel region between the source and drain in response to an electric field (this property is known as a carrier’s mobility which is velocity per electric field).

    22. ECE 3450 M. A. Jupina, VU, 2009 NMOS and PMOS I-V Characteristics Drain current–voltage characteristics for enhancement transistors: (a) for n-channel VDS, VGS, VT and IDS are positive; (b) for p-channel all these quantities are negative. NMOS: linear region for VGS > VT and VDS < (VGS - VT) saturation, VGS > VT and VDS > (VGS - VT ). subthreshold VGS < VT, VDS ? 0. PMOS: VGS < VT , VDS >VGS -VT : Linear VGS < VT , VDS <VGS -VT : Saturation VGS > VT, VDS <= 0 : Subthreshold Drain current–voltage characteristics for enhancement transistors: (a) for n-channel VDS, VGS, VT and IDS are positive; (b) for p-channel all these quantities are negative. NMOS: linear region for VGS > VT and VDS < (VGS - VT) saturation, VGS > VT and VDS > (VGS - VT ). subthreshold VGS < VT, VDS ? 0. PMOS: VGS < VT , VDS >VGS -VT : Linear VGS < VT , VDS <VGS -VT : Saturation VGS > VT, VDS <= 0 : Subthreshold

    23. ECE 3450 M. A. Jupina, VU, 2009 An Inverter (NOT gate) Circuit for NMOS Technology

    24. ECE 3450 M. A. Jupina, VU, 2009 Voltage Levels in an NMOS Inverter When VGS=Vx = VDD = 5V, NMOS is in the linear mode of operation and VDS is quite small where VDS=Vf=VOL and the ˝ (VDS)2 term drops out of the above equation for RDS When VGS=Vx = 0V, NMOS is in the subthreshold mode of operation and VDS=Vf=VOH=VDD (RDS is infinite, Istat = 0) Load Line Analysis can also be performed to determine the operating conditions of the NMOS Inverter Circuit. The “load line” has a slope of -1/R. When VGS=Vx = VDD = 5V, NMOS is in the linear mode of operation and VDS is quite small where VDS=Vf=VOL and the ˝ (VDS)2 term drops out of the above equation for RDS When VGS=Vx = 0V, NMOS is in the subthreshold mode of operation and VDS=Vf=VOH=VDD (RDS is infinite, Istat = 0) Load Line Analysis can also be performed to determine the operating conditions of the NMOS Inverter Circuit. The “load line” has a slope of -1/R.

    25. ECE 3450 M. A. Jupina, VU, 2009 NMOS Realization of a NAND Gate Both transistors have to be “on” in the “pull-down” network for the output to be a logic low.Both transistors have to be “on” in the “pull-down” network for the output to be a logic low.

    26. ECE 3450 M. A. Jupina, VU, 2009 NMOS Realization of a NOR Gate Only one of the transistors have to be “on” in the “pull-down” network for the output to be a logic low. Only one of the transistors have to be “on” in the “pull-down” network for the output to be a logic low.

    27. ECE 3450 M. A. Jupina, VU, 2009 Structure of an NMOS Circuit

    28. ECE 3450 M. A. Jupina, VU, 2009 Open Collector Examples Special TTL gates with “open collectors” allow the outputs to be tied together so that “wire-anding” can be achieved. Also these gates can be used to drive high current external loads. An external load tied “high” is connected to the collector node of the output BJT so as to complete the output circuit. Example: 7406 is an open collector inverter. Open Drain logic devices are also available in MOS technologies.Special TTL gates with “open collectors” allow the outputs to be tied together so that “wire-anding” can be achieved. Also these gates can be used to drive high current external loads. An external load tied “high” is connected to the collector node of the output BJT so as to complete the output circuit. Example: 7406 is an open collector inverter. Open Drain logic devices are also available in MOS technologies.

    29. ECE 3450 M. A. Jupina, VU, 2009 Static Complementary CMOS Circuits high noise margins - full rail to rail swing (VOH and VOL are at VDD and GND, respectively) low output impedance, high input impedance no steady state path between VDD and GND (no static power consumption) delay is a function of load capacitance and transistor resistance comparable propagation delay times (under the appropriate transistor sizing conditions) logic levels not dependent upon the relative device sizes; ratioless Static Complementary CMOS circuits - most widely used logic style rail-to-rail - Vdd to 0V giving good noise margins power dissipation - no path between Vdd and Gnd in steady state (ignoring leakage current) ratioless - logic levels are not dependent upon relative device sizes (as in NMOS), so transistors can be minimum size single inverter can theoretically drive an infinite number of gates and still be functionally operational; fan-out increases propagation delay steady state path to Vdd or Gnd - low output impedance, so less sensitive to noise Dynamic CMOS - relies on temporary storage of signal values on the capacitance of high-impedance circuit nodes - simpler, faster gates - increased sensitivity to noise Static Complementary CMOS circuits - most widely used logic style rail-to-rail - Vdd to 0V giving good noise margins power dissipation - no path between Vdd and Gnd in steady state (ignoring leakage current) ratioless - logic levels are not dependent upon relative device sizes (as in NMOS), so transistors can be minimum size single inverter can theoretically drive an infinite number of gates and still be functionally operational; fan-out increases propagation delay steady state path to Vdd or Gnd - low output impedance, so less sensitive to noise Dynamic CMOS - relies on temporary storage of signal values on the capacitance of high-impedance circuit nodes - simpler, faster gates - increased sensitivity to noise

    30. ECE 3450 M. A. Jupina, VU, 2009 Static Complementary Gate Structure

    31. ECE 3450 M. A. Jupina, VU, 2009 Switch Models of CMOS Inverter Rn or Rp is the equivalent on-resistance of the nmos or pmos deviceRn or Rp is the equivalent on-resistance of the nmos or pmos device

    32. ECE 3450 M. A. Jupina, VU, 2009 Dynamic Current Flow in CMOS Circuits

    33. ECE 3450 M. A. Jupina, VU, 2009 CMOS Power Dissipation Current flows only during the switching of the gate. As the logic devices are switched at higher and higher frequencies, an additional transient current ( i(t) ) exists to charge and discharged the load (CL) at the output. This transient current ( i(t) ) increases as the switching frequency increases since the impedance of the load is decreasing as frequency is increasing. These additional switching or transient current levels thereby increase the power supply current levels drawn by the chip. IAVER – the total DC or average current The overall or total average power supply current increases as the switching frequency increases. Total Power Dissipated = Static Power (due to ILEAKAGE) + Dynamic Power (due to switching current). ILEAKAGE is a very small current (1- 10 nA per transistor). Can be neglected for SSI to LSI chips. For VLSI chips, the total ILEAKAGE from the 100’s of millions of transistors on that chip can create DC or static power dissipation equal to ~10% of the total power dissipated by the chip. Current flows only during the switching of the gate. As the logic devices are switched at higher and higher frequencies, an additional transient current ( i(t) ) exists to charge and discharged the load (CL) at the output. This transient current ( i(t) ) increases as the switching frequency increases since the impedance of the load is decreasing as frequency is increasing. These additional switching or transient current levels thereby increase the power supply current levels drawn by the chip. IAVER – the total DC or average current The overall or total average power supply current increases as the switching frequency increases. Total Power Dissipated = Static Power (due to ILEAKAGE) + Dynamic Power (due to switching current). ILEAKAGE is a very small current (1- 10 nA per transistor). Can be neglected for SSI to LSI chips. For VLSI chips, the total ILEAKAGE from the 100’s of millions of transistors on that chip can create DC or static power dissipation equal to ~10% of the total power dissipated by the chip.

    34. ECE 3450 M. A. Jupina, VU, 2009 Ways to Reduce CMOS Power Dissipation Lower VDD – Hardware steps down supply voltage when system’s activity decreases (DVS) Reduce Capacitance in logic circuits (minimize the size of transistors) Lower fCLK – Hardware steps down clock frequency when system’s activity decreases (DFS) Use Gated-Clock Circuits to power-off logic circuits when not being used DVS – dynamic (supply) voltage scaling DFS – dynamic (clock) frequency scaling DVS – dynamic (supply) voltage scaling DFS – dynamic (clock) frequency scaling

    35. ECE 3450 M. A. Jupina, VU, 2009 CMOS Propagation Delay ID,AVG, is the average transient or switching current. Delta V is the change in the output voltage of the circuit between t = 0 and tpHL. Rn or Rp is the equivalent on-resistance of the nmos or pmos device ID,AVG, is the average transient or switching current. Delta V is the change in the output voltage of the circuit between t = 0 and tpHL. Rn or Rp is the equivalent on-resistance of the nmos or pmos device

    36. ECE 3450 M. A. Jupina, VU, 2009 Examples of MOSFET Electrical Parameters L – length of the gate Note: k’n is at least 3 times k’p. For this reason, Wp = 3 Wn so that IDp = IDn in the CMOS circuit. Therefore, the current drive levels and propagation delays are the same when the output goes high-to-low or low-to-high.L – length of the gate Note: k’n is at least 3 times k’p. For this reason, Wp = 3 Wn so that IDp = IDn in the CMOS circuit. Therefore, the current drive levels and propagation delays are the same when the output goes high-to-low or low-to-high.

    37. ECE 3450 M. A. Jupina, VU, 2009 CMOS NAND

    38. ECE 3450 M. A. Jupina, VU, 2009 CMOS NOR

    39. ECE 3450 M. A. Jupina, VU, 2009 CMOS Realization of an AND Gate

    40. ECE 3450 M. A. Jupina, VU, 2009 Static Complementary CMOS One and only one of the networks (PUN or PDN) is conducting in steady state (output node is always a low-impedance node in steady state) One and only one of the networks (PUN or PDN) is conducting in steady state (output node is always a low-impedance node in steady state)

    41. ECE 3450 M. A. Jupina, VU, 2009 Construction of PDN NMOS devices in series implement a NAND function NMOS devices in parallel implement a NOR function

    42. ECE 3450 M. A. Jupina, VU, 2009 Dual PUN and PDN PUN and PDN are dual networks DeMorgan’s theorems a parallel connection of transistors in the PUN corresponds to a series connection of the PDN Complementary gate is naturally inverting (NAND, NOR, AOI, OAI) Number of transistors for an N-input logic gate is 2N

    43. ECE 3450 M. A. Jupina, VU, 2009 Complex CMOS Gate Shown synthesis of pull up from pull down structure Max of 3 transistors in series (in the PUN)Shown synthesis of pull up from pull down structure Max of 3 transistors in series (in the PUN)

    44. ECE 3450 M. A. Jupina, VU, 2009 Examples 3.1 and 3.2 in Textbook These examples are found on pages 91 – 92 in the textbook.These examples are found on pages 91 – 92 in the textbook.

    45. ECE 3450 M. A. Jupina, VU, 2009 Given the PUN of a CMOS Circuit, Sketch the PDN. What is Logic Expression for F?

    46. ECE 3450 M. A. Jupina, VU, 2009 A Transmission Gate Another very popular way of combining nmos and pmos transistors to implement logic functions. A very useful gate! Logic gate synthesis with transmission gates usually reduces the number of transistors required to implement a logic function. Another very popular way of combining nmos and pmos transistors to implement logic functions. A very useful gate! Logic gate synthesis with transmission gates usually reduces the number of transistors required to implement a logic function.

    47. ECE 3450 M. A. Jupina, VU, 2009 Exclusive-OR Gate Example A SOP (sum-of-products) implementation by static complementary CMOS requires 22 transistors (11 nmos and 11 pmos since each inverter requires 1 nmos and 1 pmos transistor and each AND or OR gate requires 3 nmos and 3 pmos transistors). A SOP (sum-of-products) implementation by static complementary CMOS requires 22 transistors (11 nmos and 11 pmos since each inverter requires 1 nmos and 1 pmos transistor and each AND or OR gate requires 3 nmos and 3 pmos transistors).

    48. ECE 3450 M. A. Jupina, VU, 2009 Exclusive-OR (XOR) Gate Implementation with Transmission Gates 2 static complementary CMOS inverters – 4 transistors 2 transmission gates – 4 transistors Total = 8 transistors versus 22 transistors for SOP implementation by static complementary CMOS A=0, F=B A=1, F=not(B)2 static complementary CMOS inverters – 4 transistors 2 transmission gates – 4 transistors Total = 8 transistors versus 22 transistors for SOP implementation by static complementary CMOS A=0, F=B A=1, F=not(B)

    49. ECE 3450 M. A. Jupina, VU, 2009 Tri-State Buffer using TGs The inverters are implemented using static complementary CMOS. A total of 8 transistors are used. Tri-state buffer circuits are used as the output stage of CMOS circuits connected to Data Buses (where multiple devices are connected to the same data line). The inverters are implemented using static complementary CMOS. A total of 8 transistors are used. Tri-state buffer circuits are used as the output stage of CMOS circuits connected to Data Buses (where multiple devices are connected to the same data line).

    50. ECE 3450 M. A. Jupina, VU, 2009 A 2-to-1 Multiplexer using TGs S=0 selects the X1 input. S=1 selects the X2 input. 6 transistors are used.S=0 selects the X1 input. S=1 selects the X2 input. 6 transistors are used.

    51. ECE 3450 M. A. Jupina, VU, 2009 What is the Logic Function of This Circuit? The power supply lines change voltages for the CMOS inverter shown above. When the source of the pmos fet is tied to 0 V and the source of the nmos fet is tied to VDD, both devices are off since VGSn is less than or equal to 0V and VGSp is greater than or equal to 0V for all input voltages between 0 and VDD at input B. The power supply lines change voltages for the CMOS inverter shown above. When the source of the pmos fet is tied to 0 V and the source of the nmos fet is tied to VDD, both devices are off since VGSn is less than or equal to 0V and VGSp is greater than or equal to 0V for all input voltages between 0 and VDD at input B.

    52. ECE 3450 M. A. Jupina, VU, 2009 Standard Cell Frame Layout of CMOS Circuits An example of a standard cell frame approach used in creating a standard cell VLSI library. PMOS devices are placed at the top. NMOS devices are placed at the bottom. The height of the standard cell frame is fixed so that the power busses, interconnects, transistor regions, etc line-up. The width of the cell frame can be varied, or we can simply use a standard width (Width=Height/2) and add frames end-to-end to create a wider frame. Lambda is defined as the minimum dimension in a technology. The height of the standard cell frame shown is 78 lambdas. Typically, the length of a MOSFET gate is 2*Lambda. Note the “L” in the above figure is an abbreviation for the word lambda. An example of a standard cell frame approach used in creating a standard cell VLSI library. PMOS devices are placed at the top. NMOS devices are placed at the bottom. The height of the standard cell frame is fixed so that the power busses, interconnects, transistor regions, etc line-up. The width of the cell frame can be varied, or we can simply use a standard width (Width=Height/2) and add frames end-to-end to create a wider frame. Lambda is defined as the minimum dimension in a technology. The height of the standard cell frame shown is 78 lambdas. Typically, the length of a MOSFET gate is 2*Lambda. Note the “L” in the above figure is an abbreviation for the word lambda.

    53. ECE 3450 M. A. Jupina, VU, 2009 A Simplified Floor Plan of a Standard Cell Design ASIC (Application Specific Integrated Circuit) example Consisting of two separate blocks and a common signal bus Standard cell library establishes what logic functions are possible in the chip designASIC (Application Specific Integrated Circuit) example Consisting of two separate blocks and a common signal bus Standard cell library establishes what logic functions are possible in the chip design

    54. ECE 3450 M. A. Jupina, VU, 2009 Standard Cell Layout Methodology Route VDD and GND (power rails) horizontally Route signals in poly (red) perpendicular to VDD and GND (vertically) – poly can serve as input to both nfets and pfets Place diffusions (source and drain regions) in horizontal strips The P+ source and drain regions of the PMOS transistors are shown in brown. The N+ source and drain regions of the NMOS transistors are shown in green. Interconnections between cells are done in “routing channels.” In this simple 2 metal scheme, Metal 1 (blue) is used to interconnect the transistors and Metal 2 (dark blue) is used for “vertical” routing of wires used to interconnect the standard cell circuits Vias (connections between layers) shown as “X”. Route VDD and GND (power rails) horizontally Route signals in poly (red) perpendicular to VDD and GND (vertically) – poly can serve as input to both nfets and pfets Place diffusions (source and drain regions) in horizontal strips The P+ source and drain regions of the PMOS transistors are shown in brown. The N+ source and drain regions of the NMOS transistors are shown in green. Interconnections between cells are done in “routing channels.” In this simple 2 metal scheme, Metal 1 (blue) is used to interconnect the transistors and Metal 2 (dark blue) is used for “vertical” routing of wires used to interconnect the standard cell circuits Vias (connections between layers) shown as “X”.

    55. ECE 3450 M. A. Jupina, VU, 2009 Standard Cell Layout Methodology Placement of the transistors inside the physical layout are now shown. Compare to previous slide. Note how the physical source and drain regions are shared between transistors next to one another. The poly regions are replaced by black wires. The metal interconnects and vias are shown for reference (these could be replaced with black wires for the final depiction of the circuit schematic). Placement of the transistors inside the physical layout are now shown. Compare to previous slide. Note how the physical source and drain regions are shared between transistors next to one another. The poly regions are replaced by black wires. The metal interconnects and vias are shown for reference (these could be replaced with black wires for the final depiction of the circuit schematic).

    56. ECE 3450 M. A. Jupina, VU, 2009 Final Circuit Schematic of the Standard Cell Final circuit schematic of the And gate (compare to previous slide).Final circuit schematic of the And gate (compare to previous slide).

    57. ECE 3450 M. A. Jupina, VU, 2009 Standard Cell Layout of a CMOS Circuit The CAD layout of an AND gate on the left was generated using the compile function in the Microwind 2.6a software. Note: PMOS transistors are larger than the NMOS transistors (Wp = 3 Wn). The PMOS transistors (P+ source and drain regions shown in brown) are placed in a n-well or n-tub region (shown in green). The NMOS transistors (N+ source and drain regions shown in green) are placed in a p-type substrate (no p-well or p-tub region) and therefore the p-type substrate is not shown in this depiction. A similar layout of an AND gate is shown in the drawing on the right. This was drawn in Power Point. Sizing of the transistors is not done in this “stick diagram” representation. The CAD layout of an AND gate on the left was generated using the compile function in the Microwind 2.6a software. Note: PMOS transistors are larger than the NMOS transistors (Wp = 3 Wn). The PMOS transistors (P+ source and drain regions shown in brown) are placed in a n-well or n-tub region (shown in green). The NMOS transistors (N+ source and drain regions shown in green) are placed in a p-type substrate (no p-well or p-tub region) and therefore the p-type substrate is not shown in this depiction. A similar layout of an AND gate is shown in the drawing on the right. This was drawn in Power Point. Sizing of the transistors is not done in this “stick diagram” representation.

    58. ECE 3450 M. A. Jupina, VU, 2009 Nanoscale MOSFETs

    59. ECE 3450 M. A. Jupina, VU, 2009 Power Supply, Threshold Voltage, & Oxide Thickness Scaling with Channel Length Reduction

    60. ECE 3450 M. A. Jupina, VU, 2009 Trends in MOS Device Scaling Gate delay (speed) shown as a function of channel lengths. Gate delay (speed) shown as a function of channel lengths.

    61. ECE 3450 M. A. Jupina, VU, 2009 Constant Electric Field Scaling Example Full scaling case illustrated. Alpha is the scaling factor here.Full scaling case illustrated. Alpha is the scaling factor here.

    62. ECE 3450 M. A. Jupina, VU, 2009 The Future (L ? 10 nm) To improve performance, silicon will be mixed with a semiconductor like germanium to produce a more spacious, strained crystalline structure that lets electric charge carriers move faster. To reduce the leakage of current that drives up power consumption, gate oxides will be made of materials with more than eight times the dielectric constant (k) of today’s silicon dioxide. For better control of the transistor’s on and off states, gates will be of metal, instead of polysilicon. For better control and (again) to reduce power consumption, gates themselves will be doubled up so that two will do the job a single gate does now. For example, one promising High K material is hafnium dioxide with a dielectric constant of 22. The need to maintain strong coupling between the gate and the channel as transistor dimensions shrink is indirectly the motivation for yet another materials change: metal gates. Today’s transistors have polysilicon gates so highly doped as to be almost as conductive as metal. But when they are biased, a depletion region about half a nanometer thick forms at the surface of the gate in contact with the insulator, adding to the effective thickness of the gate oxide and so reducing coupling. A metal has a lot of carriers, so the depletion region is almost nonexistent. So, all else being equal, a metal gate will control the channel more strongly than a polysilicon gate.For example, one promising High K material is hafnium dioxide with a dielectric constant of 22. The need to maintain strong coupling between the gate and the channel as transistor dimensions shrink is indirectly the motivation for yet another materials change: metal gates. Today’s transistors have polysilicon gates so highly doped as to be almost as conductive as metal. But when they are biased, a depletion region about half a nanometer thick forms at the surface of the gate in contact with the insulator, adding to the effective thickness of the gate oxide and so reducing coupling. A metal has a lot of carriers, so the depletion region is almost nonexistent. So, all else being equal, a metal gate will control the channel more strongly than a polysilicon gate.

    63. ECE 3450 M. A. Jupina, VU, 2009 Higher Mobilities in Strained Si

    64. ECE 3450 M. A. Jupina, VU, 2009 Current vs. Future MOSFETs

    65. ECE 3450 M. A. Jupina, VU, 2009 The FinFET

    66. ECE 3450 M. A. Jupina, VU, 2009 BiCMOS BiCMOS stands for Bipolar Complementary Metal-Oxide Semiconductor. BJTs and MOSFETs are used to construct logic gates. Additional fabrication steps are required (increased cost). BiCMOS advantages: Better switching speed than CMOS and lower power consumption than BJT logic circuits. Complementary MOS offers an inverter with near-perfect characteristics such as high, symmetrical noise margins, high input and low output impedance, high gain in the transition region, high packing density, and low power dissipation. Speed is the only restricting factor, especially when large capacitors must be driven. In contrast, a BJT (bipolar junction transistor) logic gate has a high current drive per unit area, high switching speed, and low I/O noise. For similar fan-outs and a comparable technology, the propagation delay is about two to five times smaller than for the CMOS gate. However, this is achieved at a price. The high power consumption makes very large scale integration difficult. The typical BJT gate also has inferior dc characteristics compared to the CMOS gate—lower input impedance and smaller noise margins. In recent years, improved technology has made it possible to combine complimentary MOS transistors and bipolar devices in a single process at a reasonable cost. A single n-epitaxial layer is used to implement both the PMOS transistors and bipolar npn transistors. Its resistivity is chosen so that it can support both devices. An n+-buried layer is deposited below the epitaxial layer to reduce the collector resistance of the bipolar device. The p-buried layer improves the packing density, because the collector-collector spacing of the bipolar devices can be reduced. It comes at the expense of an increased collector-substrate capacitance. This technology opens a wealth of new opportunities, because it is now possible to combine the high-density integration of MOS logic with the current-driving capabilities of bipolar transistors.Complementary MOS offers an inverter with near-perfect characteristics such as high, symmetrical noise margins, high input and low output impedance, high gain in the transition region, high packing density, and low power dissipation. Speed is the only restricting factor, especially when large capacitors must be driven. In contrast, a BJT (bipolar junction transistor) logic gate has a high current drive per unit area, high switching speed, and low I/O noise. For similar fan-outs and a comparable technology, the propagation delay is about two to five times smaller than for the CMOS gate. However, this is achieved at a price. The high power consumption makes very large scale integration difficult. The typical BJT gate also has inferior dc characteristics compared to the CMOS gate—lower input impedance and smaller noise margins. In recent years, improved technology has made it possible to combine complimentary MOS transistors and bipolar devices in a single process at a reasonable cost. A single n-epitaxial layer is used to implement both the PMOS transistors and bipolar npn transistors. Its resistivity is chosen so that it can support both devices. An n+-buried layer is deposited below the epitaxial layer to reduce the collector resistance of the bipolar device. The p-buried layer improves the packing density, because the collector-collector spacing of the bipolar devices can be reduced. It comes at the expense of an increased collector-substrate capacitance. This technology opens a wealth of new opportunities, because it is now possible to combine the high-density integration of MOS logic with the current-driving capabilities of bipolar transistors.

    67. ECE 3450 M. A. Jupina, VU, 2009 NPN Bipolar Junction Transistor (BJT): Physical Layout, Circuit Symbol, & Simplified Model E – Emitter, B – Base, C – Collector Two types of BJTs – npn and pnp NPN BJTs switch faster than PNP BJTs since electrons (negative charged carriers) can achieve higher velocities than holes (positive charge carriers) in semiconductor materials. Therefore, NPN BJTs are used in digital logic applications. Since the base region of the BJT is so narrow, the BJT is more than just two back-to-back diodes. A current-controlled current source is added to the model so that the “transistor-action” can be described. In the forward-active mode of operation, the BJT acts as current amplifier where the base current (IB) is amplified by the forward current gain (?F ) of the BJT such that the collector current IC = ?F IB and the emitter current IE = (?F +1) IB.E – Emitter, B – Base, C – Collector Two types of BJTs – npn and pnp NPN BJTs switch faster than PNP BJTs since electrons (negative charged carriers) can achieve higher velocities than holes (positive charge carriers) in semiconductor materials. Therefore, NPN BJTs are used in digital logic applications. Since the base region of the BJT is so narrow, the BJT is more than just two back-to-back diodes. A current-controlled current source is added to the model so that the “transistor-action” can be described. In the forward-active mode of operation, the BJT acts as current amplifier where the base current (IB) is amplified by the forward current gain (?F ) of the BJT such that the collector current IC = ?F IB and the emitter current IE = (?F +1) IB.

    68. ECE 3450 M. A. Jupina, VU, 2009 Charge Storage in the Base of a NPN n(x) is the distribution of electrons stored in the base region as a function of x QB is the total charge stored in the base and is proportional to the area under the n(x) plot For the cutoff mode, the BJT is off and very little charge exists in the base. For the two “on-modes,” saturation (“fully-on”) and forward active (partially-on”) modes, electrons are injected from the emitter into the base. From the base, the electrons travel into the collector. In saturation, more charge (electrons) is stored in the base, and therefore, the capacitance (C=Q/V where Q is the charge, V is the voltage, and C is the capacitance) of the BJT is larger than in the forward-active mode of operation. If a device’s capacitance increases, then its switching time increases, and thereby the propagation delay time of the logic circuit containing this device would increase. Therefore, to reduce the propagation delay time of logic circuits with BJT devices, the “on mode” should be the forward-active mode whenever possible. An important part of the propagation delay is due to the base-charge buildup and removal. A fast bipolar logic gate should avoid having its transistors going into saturation, since this is where the major base-charge buildup happens. n(x) is the distribution of electrons stored in the base region as a function of x QB is the total charge stored in the base and is proportional to the area under the n(x) plot For the cutoff mode, the BJT is off and very little charge exists in the base. For the two “on-modes,” saturation (“fully-on”) and forward active (partially-on”) modes, electrons are injected from the emitter into the base. From the base, the electrons travel into the collector. In saturation, more charge (electrons) is stored in the base, and therefore, the capacitance (C=Q/V where Q is the charge, V is the voltage, and C is the capacitance) of the BJT is larger than in the forward-active mode of operation. If a device’s capacitance increases, then its switching time increases, and thereby the propagation delay time of the logic circuit containing this device would increase. Therefore, to reduce the propagation delay time of logic circuits with BJT devices, the “on mode” should be the forward-active mode whenever possible. An important part of the propagation delay is due to the base-charge buildup and removal. A fast bipolar logic gate should avoid having its transistors going into saturation, since this is where the major base-charge buildup happens.

    69. ECE 3450 M. A. Jupina, VU, 2009 Operation of a BiCMOS Inverter When the input is high, the NMOS transistor M1 is on, causing Q1 to conduct, while M2 and Q2 are off. The result is a low output voltage. A low Vin , on the other hand, causes M2 and Q2 to turn on, while M1 and Q1 are in the off-state, resulting in a high output level. In steady-state operation, Q1 and Q2 are never on simultaneously, keeping the power consumption low. The impedances Z1 and Z2 are necessary to remove the base charge of the bipolar transistors when they are being turned off. For instance, during a high-to-low transition on the input, M1 turns off first. To turn off Q1, its base charge has to be removed. This happens through Z1. Adding these resistors not only reduces the transition times, but also has a positive effect on the power consumption. There exists a short period during the transition when both Q1 and Q2 are on simultaneously, thus creating a temporary current path between VDD and GND. The resulting current spike can be large and has a detrimental effect on both the power consumption and the supply noise. Therefore, turning off the devices as fast as possible is of utmost importance. When the input is high, the NMOS transistor M1 is on, causing Q1 to conduct, while M2 and Q2 are off. The result is a low output voltage. A low Vin , on the other hand, causes M2 and Q2 to turn on, while M1 and Q1 are in the off-state, resulting in a high output level. In steady-state operation, Q1 and Q2 are never on simultaneously, keeping the power consumption low. The impedances Z1 and Z2 are necessary to remove the base charge of the bipolar transistors when they are being turned off. For instance, during a high-to-low transition on the input, M1 turns off first. To turn off Q1, its base charge has to be removed. This happens through Z1. Adding these resistors not only reduces the transition times, but also has a positive effect on the power consumption. There exists a short period during the transition when both Q1 and Q2 are on simultaneously, thus creating a temporary current path between VDD and GND. The resulting current spike can be large and has a detrimental effect on both the power consumption and the supply noise. Therefore, turning off the devices as fast as possible is of utmost importance.

    70. ECE 3450 M. A. Jupina, VU, 2009 Propagation Delay The propagation delay of the BiCMOS inverter consists of two components: (1) turning the bipolar transistors on (off) (2) (dis)charging the load capacitor It is important to keep the bipolar transistors out of the saturation region (“fully-on” mode of operation). Building and removing the base charge of a saturated transistor requires a considerable amount of time and results in a slow gate. One of the attractive features of the BiCMOS inverter is that the structure prevents both Q1 and Q2 from going into saturation. They are either in forward-active (“partially-on”) mode or cutoff (off). For the high output level, Q2 remains in the forward-active mode when VOH is reached. The PMOS transistor M2 acts a resistor, ensuring that the collector voltage of Q2 is always higher than its base voltage. Similarly, at the low-output end, M1 acts as a resistor between the base and the collector of Q1 , preventing the device from ever saturating. The base charge is, therefore, kept to a minimum, and the devices are turned on and off quickly. Consequently, it is reasonable to assume that for typical capacitive loads, the delay is dominated by the capacitor (dis)charge times. To analyze the transient behavior of the inverter, assume that the load capacitance CL is the dominating capacitance. Consider first the low-to-high transition. Q1 is switched off fast, as its base charge is removed through Z1 . The load capacitor CL is charged by the current multiplier M 2-Q 2 . The source current of M 2 is fed into the base of Q2 and multiplied with the ?F of Q 2 (assuming that Q 2 operates in the forward-active region). This produces a large charging current of (?F + 1) (V DD – VBE(on) - Vout ) / Ron (with Ron the equivalent on-resistance of the PMOS transistor). During the high-to-low transition, Q2 is turned off through Z 2. Once again, the combination M 1-Q 1 acts as a ?F current multiplier. Assuming that the resistance of M2 in the forward-active mode equals Ron , the discharge current equals (?F + 1) (Vout - VBE(on) ) / Ron (assuming that Ron << Z1 ). The current multiplication factor (?F) makes the BiCMOS gate more effective than the CMOS inverter for large capacitive loads.The propagation delay of the BiCMOS inverter consists of two components: (1) turning the bipolar transistors on (off) (2) (dis)charging the load capacitor It is important to keep the bipolar transistors out of the saturation region (“fully-on” mode of operation). Building and removing the base charge of a saturated transistor requires a considerable amount of time and results in a slow gate. One of the attractive features of the BiCMOS inverter is that the structure prevents both Q1 and Q2 from going into saturation. They are either in forward-active (“partially-on”) mode or cutoff (off). For the high output level, Q2 remains in the forward-active mode when VOH is reached. The PMOS transistor M2 acts a resistor, ensuring that the collector voltage of Q2 is always higher than its base voltage. Similarly, at the low-output end, M1 acts as a resistor between the base and the collector of Q1 , preventing the device from ever saturating. The base charge is, therefore, kept to a minimum, and the devices are turned on and off quickly. Consequently, it is reasonable to assume that for typical capacitive loads, the delay is dominated by the capacitor (dis)charge times. To analyze the transient behavior of the inverter, assume that the load capacitance CL is the dominating capacitance. Consider first the low-to-high transition. Q1 is switched off fast, as its base charge is removed through Z1 . The load capacitor CL is charged by the current multiplier M 2-Q 2 . The source current of M 2 is fed into the base of Q2 and multiplied with the ?F of Q 2 (assuming that Q 2 operates in the forward-active region). This produces a large charging current of (?F + 1) (V DD – VBE(on) - Vout ) / Ron (with Ron the equivalent on-resistance of the PMOS transistor). During the high-to-low transition, Q2 is turned off through Z 2. Once again, the combination M 1-Q 1 acts as a ?F current multiplier. Assuming that the resistance of M2 in the forward-active mode equals Ron , the discharge current equals (?F + 1) (Vout - VBE(on) ) / Ron (assuming that Ron << Z1 ). The current multiplication factor (?F) makes the BiCMOS gate more effective than the CMOS inverter for large capacitive loads.

    71. ECE 3450 M. A. Jupina, VU, 2009 Propagation Delay of BiCMOS and CMOS Gates as a function of CL The BiCMOS inverter exhibits a substantial speed advantage over CMOS gates when driving large capacitive loads. This results from the current-multiplying effect of the bipolar output transistors. For very low values of CL , the CMOS gate is faster than its BiCMOS counterpart due to the lack of capacitive loading by BJTs (a CMOS gate doesn’t have any BJTs). In BiCMOS, the MOSFETs are driving the BJTs which in turn drive the capacitive load CL of the gate. If these BJTs are under-utilized (ie, not driving a size-able CL), then these BJTs just add capacitance to the driving gate and thereby slow-down the overall switching speed of the gate. For larger values of CL , the bipolar output transistors easily provide the extra drive current, and the BiCMOS gate becomes superior. Although the cross-over point Cx is technology-dependent, it typically ranges from CL ť 50 to 250 fF. As a result, BiCMOS inverters are normally used as buffers to drive large capacitances. They are not very effective for the implementation of the internal gates of a logic structure (such as an ALU), where the associated load capacitances are small. One must also remember that the complexity of the BiCMOS gate incurs an important area overhead on the chip. Careful consideration must be used to determine when and where to use BiCMOS structures .The BiCMOS inverter exhibits a substantial speed advantage over CMOS gates when driving large capacitive loads. This results from the current-multiplying effect of the bipolar output transistors. For very low values of CL , the CMOS gate is faster than its BiCMOS counterpart due to the lack of capacitive loading by BJTs (a CMOS gate doesn’t have any BJTs). In BiCMOS, the MOSFETs are driving the BJTs which in turn drive the capacitive load CL of the gate. If these BJTs are under-utilized (ie, not driving a size-able CL), then these BJTs just add capacitance to the driving gate and thereby slow-down the overall switching speed of the gate. For larger values of CL , the bipolar output transistors easily provide the extra drive current, and the BiCMOS gate becomes superior. Although the cross-over point Cx is technology-dependent, it typically ranges from CL ť 50 to 250 fF. As a result, BiCMOS inverters are normally used as buffers to drive large capacitances. They are not very effective for the implementation of the internal gates of a logic structure (such as an ALU), where the associated load capacitances are small. One must also remember that the complexity of the BiCMOS gate incurs an important area overhead on the chip. Careful consideration must be used to determine when and where to use BiCMOS structures .

    72. ECE 3450 M. A. Jupina, VU, 2009 Applications of BiCMOS Circuits Off-chip capacitive loads are typically pico-Farads (pF is 10-12 F) or more. High quality (low skew and jitter) clock signals must be distributed across a chip. Typically, there is a large number of synchronous circuits that must be driven by a single clock signal on a chip, so the total capacitive load of these circuits is quite large (nano-Farads (nF is 10-9 F) on today’s microprocessors). Off-chip capacitive loads are typically pico-Farads (pF is 10-12 F) or more. High quality (low skew and jitter) clock signals must be distributed across a chip. Typically, there is a large number of synchronous circuits that must be driven by a single clock signal on a chip, so the total capacitive load of these circuits is quite large (nano-Farads (nF is 10-9 F) on today’s microprocessors).

More Related