1 / 5

RAMP Wrap Wrap

RAMP Wrap Wrap. Krste Asanovic RAMP Wrap Stanford, CA August 25, 2010. Not the end of FPGA Arch Simulation Research. Many projects running at full throttle improving FPGA simulation ideas

fran
Download Presentation

RAMP Wrap Wrap

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. RAMP Wrap Wrap Krste Asanovic RAMP Wrap Stanford, CA August 25, 2010

  2. Not the end of FPGA Arch Simulation Research • Many projects running at full throttle improving FPGA simulation ideas • Lots of work to do on modeling various microarch components (vector units, DMA, interconnect, caches, I/O devices, …) But…. • Area mature enough to publish in major conference venues (ISCA, ISPASS) • Usable for “production” research

  3. Great Collaboration Success • Although ~no IP shared (save the DRAM memory controller), a very open collaboration in terms of idea exchange • Hard to truly tease apart where each idea originated/matured among the group • This idea collaboration was much more valuable than any lump of IP (save the DRAM memory controller) • Thanks to all the students and PIs across all the institutions and our sponsors.

  4. What’s Next for the Group? • Making hardware design more productive • Put CS back into hardware development • Languages/tools for RTL design • Design-space exploration key to design efficiency • Not good enough to get one design working, want to find best design • Have to write generators not build point designs • App-specific chip generators • Parameterizablemanycore as basis of future SoC designs • Participants: • Arvind, Asanovic, Chiou, Emer, Hoe, Horowitz, Wawrzynek

  5. What’s Next Today? • 6-7PM Poster/Demo Session • 7PM Dinner • Both in the Packard Atrium

More Related