1 / 12

A wide dynamic range Charge Sensitive Amplifier

A wide dynamic range Charge Sensitive Amplifier. June 5, 2013. PV/BG. Luigi Gaioni. Dynamic Range Compression. Downward compression by means of a feed-back design. Inversion Mode MOS Varactor. Source-Drain are shortcircuited and Bulk is connected to VDD (PMOS) or GND (NMOS).

shanas
Download Presentation

A wide dynamic range Charge Sensitive Amplifier

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. A wide dynamic range Charge Sensitive Amplifier June 5, 2013 PV/BG Luigi Gaioni

  2. Dynamic Range Compression Downward compression by means of a feed-back design

  3. Inversion Mode MOS Varactor Source-Drain are shortcircuited and Bulk is connected to VDD (PMOS) or GND (NMOS) Standard MOS transistor Monotone slope

  4. Inversion Mode MOS Varactor Only overlap capacitance when VGS << Vth Large capacitance when VGS > Vth In our simulations the NMOS is operated in off/triode regions Theoretical Cmax/Cmin = L/2∆L

  5. Cmax/Cmin Ratio Other parasitic components should be added to Cmin The absence of an inversion layer allows the gate to “see” the inner wall of S and D  this gives rise to an “inner fringing” capacitance Cif

  6. Cmax/Cmin Ratio Cgse, Cgde account for Cov, Ctop and Cof All three capacitances are approximately proportional to W  Cgse=Cgde=WCO’’

  7. CSA signal amplitude VS energy High-Energy Gain Low-Energy Gain Low-Energy Gain (LEG) increases by increasing Vsb (increasing Vth) High-Energy Gain (HEG) depends on the WL product Equivalent Feedback capacitance Ceq = (dVout/dQin)-1

  8. MOS geometry effects on LEG LEG increases with decreasing W (1/W behavior) 1/L behavior for L > 10 µm Why LEG is affected by L and Vth ?

  9. MOS geometry effects on LEG We get Cmin for VGS < 0 For VGS ≈ 0 Ceq depends on Vth and on gate dimension MOSFET has to be DC biased with negative VGS

  10. Equivalent Feedback Capacitance Model Cmin = 2ΔLCox, ΔL = 15 nm Cmax = WLCox α and β process dependent parameters (α=3.23×10-3, β=0.78 for the TSMC 65 nm process)

  11. Model validation

  12. Model validation

More Related