1 / 12

Spezielle Anwendungen des VLSI – Entwurfs Applied VLSI design

Spezielle Anwendungen des VLSI – Entwurfs Applied VLSI design. Course and contest Results of Phase 2 Eike Schweißguth, Arne Wall. Institute MD, University of Rostock. Agenda. Multiplier Adder Pipelining Metric Frequency Response. Multiplier – Modification of the Coefficients.

jovan
Download Presentation

Spezielle Anwendungen des VLSI – Entwurfs Applied VLSI design

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Spezielle Anwendungen des VLSI – Entwurfs Applied VLSI design Course and contest Results of Phase 2 Eike Schweißguth, Arne Wall Institute MD, University of Rostock

  2. Agenda • Multiplier • Adder • Pipelining • Metric • Frequency Response

  3. Multiplier – Modification of the Coefficients • reduced size of coefficients from 16 bits to 10 bits (deleted lower 6 bits)  less area on chip; more speed due to shorter adders • Booth encoded coefficients lead to a maximum of 3 partial products • use of hard wired multipliers

  4. Multiplier – Structure of the Multiplier Partial Products Adder Register Adder Register Previous Coefficient Register Adder

  5. Adder • optimized carry path on Virtex 6 FPGA  fast Ripple Carry Adder • use of Ripple Carry Adder instead of Carry Increment Adder • consideration to use Carry Increment Adder on the ASIC • easy exchange of adders possible in VHDL-Code

  6. Pipelining • implemented Direct Form II of the FIR-filter • 2 additional pipeline stages between the adders of the multiplier • maximum of one adder in one pipeline stage • too many register stages require more area and let the metric decrease 3pipeline stages used in the design

  7. Pipelining • the expected increase in frequency can be confirmed

  8. Metric after Synthesis

  9. Metric after Place & Route

  10. Metric of first Design

  11. Frequency Response Low Influence of modified Coefficients

  12. Thank you for your attention!

More Related