1 / 7

Phase-1 Padring

Phase-1 Padring. Padring Overview. Several Blocs : JTAG pads Digital Control pads Analog Control Pads Digital Output pads (Low and High speed) Clocks PLL for test Every bloc have its own power supply pads. JTAG. Digital output. Analog Control. Digital Control. Digital output.

jeneva
Download Presentation

Phase-1 Padring

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Phase-1 Padring

  2. Padring Overview • Several Blocs : • JTAG pads • Digital Control pads • Analog Control Pads • Digital Output pads (Low and High speed) • Clocks • PLL for test Every bloc have its own power supply pads. JTAG Digital output Analog Control Digital Control Digital output Clocks Digital output Digital Control Analog Control Digital output PLL for test 19 500 µm Phase 1 Padring Grégory.Bertolone@IReS.in2p3.fr

  3. Design Constrains • The padring is more or less symmetrical : • To have a uniform distribution of power supply • To avoid timing problems for the fast readout • To facilitate probe testing, most of the Digital pads and the power pads are doubled. • 26 Probe pads for I/O pads. Phase 1 Padring Grégory.Bertolone@IReS.in2p3.fr

  4. Digital Output pads • Digital Output pads • 16 Low Speed Digital Output data • 4 High Speed Digital Output data : LVDS pads doubled for probing 4 blocks of Digital output have been placed all along the padring. Every bloc contains 1 High Speed and 4 Low Speed Output Phase 1 Padring Grégory.Bertolone@IReS.in2p3.fr

  5. Clocks • Clocks pads • CKCMOS: master clock (doubled) • CKR: LVDS readout clock (doubled) • PLL Clock (can be disconnected from the chip if needed) The choice of the clock is done by a mux • To avoid timing problem, the following pads have been placed near the Clocks Pads • CLKD: LVDS digital data transmitting clock (doubled) • MK_CLKD : LVDS digital marker and clock (doubled) Phase 1 Padring Grégory.Bertolone@IReS.in2p3.fr

  6. PLL for test 2 versions of a PLL are implemented : • 1 PLL for test with probing pads. • 1 PLL to generate the master clock with reduced number of pads. When their own power supply pads are disconnected, these PLL are independent from Phase1 Core Phase 1 Padring Grégory.Bertolone@IReS.in2p3.fr

  7. Questions Thanks for your attention We shall answer to your questions Phase 1 Padring Grégory.Bertolone@IReS.in2p3.fr

More Related