1 / 4

2013.02.20 Reporter: PCLee

Integration of Hardware Assertions in Systems-on-Chip Jeroen Geuzebroek Bart Vermeulen jeroen.geuzebroek@nxp.com bart.vermeulen@nxp.com NXP Semiconductors citation count: 4 / conference: ITC’08. 2013.02.20 Reporter: PCLee. Introduction . What’s the problem:

hasana
Download Presentation

2013.02.20 Reporter: PCLee

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Integration of Hardware Assertions in Systems-on-ChipJeroenGeuzebroek Bart Vermeulenjeroen.geuzebroek@nxp.com bart.vermeulen@nxp.comNXP Semiconductorscitation count: 4 / conference: ITC’08 2013.02.20 Reporter: PCLee

  2. Introduction • What’s the problem: • Assertion in hardware provide good observability for debug, but it may cost large area in complex design. • Proposed method: • This paper shown how hardware assertions can be integrated in existing on-chip debug infrastructure. • Scan-based infrastructure • Trace-based infrastructure

  3. Proposed method • Scan-based infrastructure • Trace-based infrastructure

  4. Experiment result

More Related