1 / 17

A 13.5-mW 5-GHz Frequency Synthesizer With Dynamic Divider

A 13.5-mW 5-GHz Frequency Synthesizer With Dynamic Divider. IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 39, NO. 2, FEBRUARY 2004. 班級:積體所碩一 學生:林欣緯 指導教授:林志明 教授. Outline. Introduction Synthesizer Architecture Synthesizer Building Blocks Experimental Results Conclusion. Introduction 1.

hanae-rivas
Download Presentation

A 13.5-mW 5-GHz Frequency Synthesizer With Dynamic Divider

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. A 13.5-mW 5-GHz Frequency Synthesizer With Dynamic Divider IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 39, NO. 2, FEBRUARY 2004 班級:積體所碩一 學生:林欣緯 指導教授:林志明 教授

  2. Outline • Introduction • Synthesizer Architecture • Synthesizer Building Blocks • Experimental Results • Conclusion

  3. Introduction 1 • Being intended for mobile operations, the radio transceiver has a limited power budget. • The first stages of the divider that often dissipates half of the total power. • The first stage of the divider cannot be implemented in conventional static CMOS logic.

  4. Introduction 2 • Source-coupled logic (SCL) allows higher operating frequency, but burns more power. • The TSPC design allows to drive the dynamic latch with a single clock phase, thus avoiding the skew problem. • Dynamic latches are known to be faster and more compact than static ones.

  5. Pulse-Swallow (P-S)*N (N+1)*S Clock:(N+1)*S+(P-S)*N =N*P+S

  6. Synthesizer block schematic

  7. Dynamic TSPC ÷2 divider

  8. Extended-TSPC ÷2/3 divider

  9. Schematic of the VCO

  10. Chip photograph The PLL core occupies only 0.55×0.9mm2 The power supplies of the VCO and the divider have been separated on chip. The digital and the analog sections have been separated by oxide trenches, in order to avoid substrate cross-talk.

  11. Measured tuning characteristics of the VCO

  12. Measured output spectrum of the locked PLL

  13. PLL phase noise spectra at fout= 5.44 GHz with narrowband filter -116dBc/Hz

  14. PLL phase noise spectra at fout= 5.44 GHz with wideband filter

  15. Synthesizer Performance

  16. Conclusion • The adoption of dynamic dividers in CMOS PLL for multigigahertz applications allows to reduce the power consumption substantially without impairing the phase noise and the power supply sensitivity of the PLL.

  17. Reference • S. Pellerano, S. Levantino, Member, IEEE, C. Samori, Member, IEEE, and A. L. Lacaita, Senior Member, IEEE , “A 13.5-mW 5-GHz Frequency Synthesizer With Dynamic-Logic Frequency Divider,”IEEE J. Solid State Circuits, vol. 39, NO. 2, Feb 2004.

More Related