1 / 67

B.Sc. (Semester -5) Subject: Physics Course: US05CPHY05 Analog Devices and Circuits

B.Sc. (Semester -5) Subject: Physics Course: US05CPHY05 Analog Devices and Circuits. UNIT-I FET and MOSFET. FET ( Field Effect Transistor). Few important advantages of FET over conventional Transistors. Unipolar device i. e. operation depends on only one type of charge carriers ( h or e)

victoriaf
Download Presentation

B.Sc. (Semester -5) Subject: Physics Course: US05CPHY05 Analog Devices and Circuits

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. B.Sc. (Semester -5) Subject: Physics Course: US05CPHY05Analog Devices and Circuits UNIT-I FET and MOSFET

  2. FET ( Field Effect Transistor) Few important advantages of FET over conventional Transistors • Unipolar device i. e. operation depends on only one type of charge carriers (h or e) • Voltage controlled Device (gate voltage controls drain current) • Very high input impedance (109-1012 ) • Source and drain are interchangeable in most Low-frequency applications • Low Voltage Low Current Operation is possible (Low-power consumption) • Less Noisy as Compared to BJT • No minority carrier storage (Turn off is faster) • Very small in size, occupies very small space in ICs • Low voltage low current operation is possible in MOSFETS • Zero temperature drift of output is possible.

  3. Types of Field Effect Transistors (The Classification)

  4. Figure: n-Channel JFET.

  5. Figure: n-Channel JFET.

  6. Drain Drain Gate Gate Source Source CIRCUIT SYMBOLS The off­set gate points to the source end of the device, a definite advantage in complicated multistage circuits. n-channel JFET Offset-gate symbol n-channel JFET

  7. Drain Gate Source CIRCUIT SYMBOLS p-channel JFET In p-channel JFET. The schematic symbol for a p-channel JFET is similar to that for the n-channel JFET, except that the gate arrow points in the opposite direction. The action of a p-channel JFET is complementary; that is, all voltages and currents are reversed. p-channel JFET

  8. 1.1 Basic Ideas

  9. Three terminals of FET • The lower end is called the source, and the upper end is called the drain. • The supply voltageVDDforces free electrons to flow from the source to the drain. • To produce a JFET, a manufacturer diffuses two areas of p-type semiconductor into the n-type semiconductor These p regions are connected internally to get a single externalgate lead.

  10. FIELD EFFECT • Figure shows the normal biasing voltages for a JFET. The drain supply voltage is positive, and • The gate supply voltage is negative. • The term field effect is related to the depletion layers around each p region. • These depletion layers exist because free electrons diffuse from the n regions into the p regions. The recombination of free electrons and holes creates the depletion layers.

  11. Biasing the JFET Figure: n-Channel JFET and Biasing Circuit.

  12. BIASING OF JFET • With a JFET, we always reverse-bias the gate-source diode. • Because of reverse bias, the gate current IGis approximately zero, which is equivalent to saying that the JFET has an almost infinite input resistance. • A typical JFET has an input resistance in the hundreds of mega ohms. • This is the big advantage that a JFET has over a bipolar transistor. It is the reason that JFETs excel in applications in which a high input impedance is required.

  13. Important applications • One of the most important applications of the JFET is the source follower, a circuit like the emitter follower, except that the input impedance is in the hundreds of mega-ohms for lower frequencies.

  14. GATE VOLTAGE CONTROLS DRAIN CURRENT • In Figure 2, electrons flowing from the source to the drain must pass through the narrow channel between the depletion layers. • When the gate voltage becomes more negative, the depletion layers expand and the conducting channel becomes narrower. • The more negative the gate voltage, the smaller the current between the source and the drain. 

  15. Operation of a JFET Drain - N Gate P P + + - DC Voltage Source - N + Source

  16. The JFET is a voltage-controlled devicebecause an input voltage controls an output current. • In a JFET, the gate-to-source voltage VGSdetermines how much current flows between the source and the drain. • When VGS is zero, maximum drain current flows through the JFET. • On the other hand, if VGSis negative enough, the depletion layers touch and the drain current is cut off.

  17. In many low-frequency applications, the source and the drain are interchangeable because you can use either end as the source or the other end as the drain. • The source and drain terminals are not interchangeable at high frequencies.

  18. 1.2 Drain Curves • In this circuit, the gate-source voltage VGS equals the gate supply voltage VGG. • The drain source voltage VDS equals the drain supply voltage VDD. Figure-4 (a) Normal bias;

  19. If we short the gate to the source, as shown in Fig. 4b, we will get maximum drain current because VGS = 0.

  20. Operation of JFET at Various Gate Bias Potentials Figure: The nonconductive depletion region becomes broader with increased reverse bias. (Note: The two gate regions of each FET are connected to each other.)

  21. MAXIMUM DRAIN CURRENT

  22. Figure 4 c shows the graph of drain current ID versus drain-source voltage VDSfor this shorted-gate condition. • Notice how the drain current increases rapidly and then becomes almost horizontal when VDSis greater than VP.

  23. Why does the drain current become almost constant? • When VDSincreases, the depletion layers expand. When VDS= VP, the depletion layers are almost touching. • The narrow conducting channel therefore pinches off or prevents a further increase in current. This is why the current has an upper limit of IDSS. • The active region of a JFET is between VPand VDS(max).

  24. The minimum voltage VPis called the pinchoff voltage, and • The maximum voltage VDS(max) is the breakdown voltage. • Between pinchoff and breakdown, the JFET acts like a current source of approximately IDSSwhen VGS= 0. • IDSSstands for the current drain to source with a shorted gate. • This is the maximum drain current a JFET can produce. • The data sheet of any JFET lists the value of idss. This is one of the most important JFET quantities, and you should always look for it first because it is the upper limit on the JFET current.

  25. THE OHMIC REGION • In Fig. 5, the pinchoff voltage separates two major operating regions of the JFET. The almost-horizontal region is the active region. • The almost-vertical part of the drain curve below pinchoff is called the ohmic region. • When operated in the ohmic region, a JFET is equivalent to a resistor with a value of approximately

  26. RDSis called the ohmic resistance of the JFET. In Fig. 5, • VP = 4 V and Idss= 10 mA. • Therefore, the ohmic resistance is: • If the JFET is operating anywhere in the ohmic region, it has an ohmic resis­tance of 400 .

  27. GATE CUTOFF VOLTAGE • Figure 5 shows the drain curves for a JFET with an IDSSof 10 mA. • The top curve is always for VGS = 0, the shorted-gate condition. • In this example, the pinchoff voltage is 4 V and the breakdown voltage is 30 V.

  28. The next curve down is for VGS= -1 V, the next for VGS = —2V, and so on. • As you can see, the more negative the gate-source voltage, the smaller the drain current. • The bottom curve is important. Notice that a VGSof -4 V reduces the drain current to almost zero. • This voltage is called the gate-source cutoff voltage and is symbolized by VGS(0ff) on data sheets.

  29. At this cutoff voltage the depletion layers touch. • In effect, the conducting channel disappears. This is why the drain current is approximately zero. • In Fig. 5, notice that • VGS(off) = -4 V and VP= 4 V

  30. This is not a coincidence. • The two voltages always have the same magnitude because they are the values where the depletion layers touch or almost touch. • Data sheets may list either quantity, and you are expected to know that the other has the same magnitude. As an equation: • VGS(off)=-Vp

  31. 1-3 The Transconductance Curve • The Transconductance curve of a JFET is a graph of IDversus VGS. • By reading the values of IDand VGSof each drain curve in Fig. 5, we can plot the curve of Figure 6a.

  32. 1-3 The Transconductance Curve • Notice that the curve is nonlinear because the current increases faster when VGS approaches zero. • Because of the squared quantity in this equation, JFETs are often called square-law devices. The squaring of the quantity produces the nonlinear curve of Figure 6b.

  33. 1-3 The Transconductance Curve • Any JFET has a transconductance curve like Fig. 6 b. The end points on the curve are VGS(off) and IDSS. • The equation for this graph is:

  34. 1-3 The Transconductance Curve • Figure 6c shows a Normalized transconductance curve. • Normalized means that we are graphing ratios like ID/IDSS and VGS/VGS(off). • In Fig 6c, the half-cutoff point produces a normalized current of:

  35. Output or Drain (VD-ID) Characteristics of n-JFET Figure: Circuit for drain characteristics of the n-channel JFET and its Drain characteristics. Non-saturation (Ohmic) Region: The drain current is given by Saturation (or Pinchoff)Region: Where, IDSS is the short circuit drain current, VP is the pinch off voltage

  36. Simple Operation and Break down of n-Channel JFET Figure: n-Channel FET for vGS = 0.

  37. N-Channel JFET Characteristics and Breakdown Break Down Region Figure: If vDG exceeds the breakdown voltage VB, drain current increases rapidly.

  38. VD-ID Characteristics of EMOS FET Locus of pts where Saturation or Pinch off Reg. Figure: Typical drain characteristics of an n-channel JFET.

  39. Transfer (Mutual) Characteristics of n-Channel JFET IDSS VGS (off)=VP Figure: Transfer (or Mutual) Characteristics of n-Channel JFET

  40. JFET Transfer CurveThis graph shows the value of ID for a given value of VGS

  41. Biasing Circuits used for JFET • Fixed bias circuit • Self bias circuit • Potential Divider bias circuit

  42. JFET (n-channel) Biasing Circuits For Fixed Bias Circuit Applying KVL to gate circuit we get and Where, Vp=VGS-off & IDSS is Short ckt. IDS For Self Bias Circuit

  43. JFET Biasing Circuits Count… or Fixed Bias Ckt.

  44. JFET Self (or Source) Bias Circuit This quadratic equation can be solved for VGS & IDS

  45. The Potential (Voltage) Divider Bias

  46. A Simple CS Amplifier and Variation in IDS with Vgs

More Related