1 / 1

Low Complexity, High throughput wireless architecture

Digital Up Converter. Digital to Analog Converter. Transmitter Front-End. Symbols. IFFT, Add CP. Computer. Packet Detection Timing Recovery, Remove CP, FFT. Digital Down Converter. Analog to Digital Converter. Receiver Front-End. Symbols. Analog Impairment. FPGA.

Download Presentation

Low Complexity, High throughput wireless architecture

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Digital Up Converter Digital to Analog Converter Transmitter Front-End Symbols IFFT, Add CP Computer Packet Detection Timing Recovery, Remove CP, FFT Digital Down Converter Analog to Digital Converter Receiver Front-End Symbols Analog Impairment FPGA Low Complexity, High throughput wireless architecture Dayu Huang Advisor: Prof. Sean Meyn, Prof. Ada S.Y. Poon Illinois Center for Wireless Systems GOAL PROPOSED METHODOLOGY • Wireless Architecture • High Throughput • Low Complexity • Energy Efficient • Signaling with energy efficient constellation which is also of low decoding complexity. • Exploring channel fading mechanism. ISSUES • Optimal Constellation matching to channel statistic leads to simple suboptimal constellation that outperforms in throughput conventional QAM of the same decoding complexity, as indicated by the capacity plot. • Capacity plot implies ideal case; Study with simulation of system with proposed constellation is in progress, using more realistic channel model. • Impacts of Analog Impairment on proposed constellation will be investigated by experiment with a FPGA-based Test Bed. • Constellation on the right has the same decoding complexity as 16QAM, but considerably outperforms 64QAM (left) at high SNR. WORK IN PROGRESS • FPGA-based Test Bed • the system diagram of the test bed

More Related