1 / 30

Feature-level Compensation & Control

F LCC. Feature-level Compensation & Control. Process Integration April 5, 2006. A UC Discovery Project. Year 2 Milestones. Si/Ge-on-insulator and Strained Si-on-insulator Substrate Engineering (M28 YII.13)

malik-lott
Download Presentation

Feature-level Compensation & Control

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. FLCC Feature-level Compensation & Control Process Integration April 5, 2006 A UC Discovery Project

  2. Year 2 Milestones Si/Ge-on-insulator and Strained Si-on-insulator Substrate Engineering (M28 YII.13) Increase thermal robustness of GeOI by using nitrogen and ammonia plasma for bonding. Use of pseudo-MOSFET structure to evaluate transferred layer electronic properties. Develop a thermal-mechanical model to predict transferred layer thickness and structural stability. Work with industrial sponsors to initiate SOI research. Diffusion of oxygen in germanium (M29 YII.14) Determine the diffusion coefficient for the diffusion of oxygen in germanium, including the temperature dependence and the activation energy of the diffusion. Investigate the effect of an SiO2 cap on the diffusion of Si in Ge. Initial experiments on interaction of fine patterns with diffusion. Transient enhanced diffusion of B in Ge (Milestone added) Investigate the effect of ion implantation damage on the diffusion of B in Ge. Intermixing of germanium in SOI films (YII.15) Develop a process for selectively forming strained Si1-xGex-in-SOI by intermixing Ge & Si Process/Integration

  3. Year 3 Milestones Si/Ge-on-insulator and Strained Si-on-insulator Substrate Engineering (DEV Y3.1) Prototype GeOI MOSFET performance evaluation. Demonstrate GeSiOI layer transfer using GeSi epi wafers. Investigate interfacial quality with high-K dielectric as buried insulator. Effect of surface on diffusion in germanium (DEV Y3.2) Utilize the test mask for the growth of thermal oxide and thermal nitride on Ge to systematically study the effects of the surface layers on diffusion in Ge. Effect of implantation damage on the diffusion of dopants in Ge (DEV Y3.3) Study the effect of ion implantation, in particular, end of range damage on the diffusion of common dopants in Ge. Determine if ion implantation damages have any transient effect on diffusion in Ge. Characterization of Si1-xGex formed with Ge/Si intermixing process (DEV Y3.4) Characterize the resistance of boron-doped Si1-xGex-on-insulator formed by the Ge/Si intermixing process. Characterize metal-to-Si1-xGex-on-insulator contact resistance and explore ways of lowering this to below 10-8W-cm2. Process/Integration

  4. FLCC Research Theme: Low-resistance source/drain technology for thin-body FETs Si1-xGex source/drain to lower parasitic resistances Impact of dopant pile-up and strain on contact resistance Advanced Source/Drain Technology Tsu-Jae King Pankaj Kalra Nano-scale CMOS devices & technology • Materials & processes to improve performance and/or scalability of logic & memory ICs Source/drain design & process technology for nano-scale CMOS • Joined FLCC program in Year 2 Process/Integration

  5. Intel’s 90nm CMOS Technology Si1-xGex in PMOS S/D regions to enhance on-state drive current without increasing off-state leakage compressive strain  30% Idsat increase T. Ghani et al., 2003 IEDM Technical Digest Motivation Planar Bulk-Si Structure Thin-Body Structure MOSFET scaling to Lg < 10nm Double-Gate “FinFET” Si1-xGex in the S/D regions will be needed for thin-body PMOSFETs to • enhance mobility via strain • lower parasitic resistance • S/D series resistance • contact resistance Process/Integration

  6. Mixed-mode & MC simulations: FinFET variations are due to parameter variations 3Lg = 3TSi = 10%Lg Bulk-Si MOSFET variations are due to random dopant fluctuations only Impact of Process Variations Z. Guo et al., Int’l Symp. Low Power Electronics and Design, 2005 Comparison of SRAM SNM Distributions Process/Integration

  7. The Problem • Contact Scaling • Due to reductions in active area, silicide-to-Si contact resistance is now an issue CONTACT AREA W Plug MSix Si CMOS FinFET I-V Characteristics • High Rseries in p-channel thin-body FETs • limits performance TSi=10nm F.-L. Yang et al., 2004 Symp. VLSI Technology Process/Integration

  8. Approaches to Lowering rc • Material engineering • Si1-xGex source/drain • Fermi-level de-pinning by interface passivation • Image-force barrier lowering • Strain-induced FB reduction Kelvin Test Structure (plan view) Bending Apparatus: K. Uchida et al., 2004 IEDM Process/Integration

  9. Formation of Epitaxial Si1-xGex • The conventional approach (epitaxial growth in a UHV-CVD tool) is difficult for ultra-thin body FETs • Thin Si is etched away during the hydrogen pre-bake step! • An alternative approach is to selectively deposit Ge by conventional LPCVD, then diffuse it into Si • GeH4 gas, 340oC, 300mT • high process throughput Test Structure to study the intermixing of Ge with Si (cross-section view) Process/Integration

  10. Milestones Y2: Formation of Si1-xGex by intermixing Ge with Si • Process variables: anneal temperature, time, Ge doping Y3: Characterization of Si1-xGex formed by intermixing • Parameters: Ge and B profiles, resistivity, contact resistance • Investigation of approaches to lower rc to <10-8W-cm2. Y4: Fabrication of ultra-thin-body SOI PMOSFETs with Si1-xGex source/drain • Impact on hole mobility and parasitic resistance • Impact on variability (in on-state and off-state currents) Process/Integration

  11. Diffusion Studies in Ge and SiGe Chris Liao, Judy Liang, and Prof. Eugene E. Haller University of California at Berkeley and Lawrence Berkeley National Laboratory, Berkeley, CA Process/Integration

  12. Motivation • SiGe and Ge are utilized in current and new generations of electronic devices to enhance performance • Due to aggressive scaling of MOSFET, precise dopants profile control is crucial • Xj < 10 nm by 2008* • Extension lateral abruptness < 3 nm/decade by 2008* • Advanced modeling and control of diffusion requires an improved basic understanding of diffusion processes in SiGe and Ge Planar Bulk-Si MOSFET Structure Courtesy of Pankaj Kalra and Prof. Tsu-Jae King *International Technology Roadmap for Semiconductors (ITRS), 2005 Process/Integration

  13. Current Milestones • Year 3 Milestone (2006): Investigate transient enhanced diffusion (TED) effects in Ge • Determine the temperature dependent equilibrium diffusivity of B in Ge (in progress) • Study the effect of ion implantation damage on B diffusion in Ge (in progress) Process/Integration

  14. The Problems • Equilibrium diffusion and non-equilibrium diffusion effects are not well understood in Ge and SiGe • Large discrepancies of diffusivity values of common dopants in Ge exist in the literature • Non-equilibrium defect concentrations have been shown to enhance (or retard) dopant diffusion in Si • Non-equilibrium transient effects on diffusion in Ge and SiGe are in progress Process/Integration

  15. Vacancy mechanism Equilibrium Diffusion in Ge • Diffusion in Ge is believed to be mostly vacancy-mediated (contrary to Si, where both vacancies and interstitials are involved) • Interstitials and their effects in Ge have not been observed experimentally Process/Integration

  16. According to theory, for diffusion via the vacancy mechanism, the activation energy for impurity diffusion should be smaller than that for self-diffusion* Experiments show for Boron in Ge: An interstitial-assisted mechanism may need to be considered** ** *** Contribution of Interstitial-Assisted Mechanism *Hu. Phys. Status Solidi B 60, 595 (1973). **Uppal et al. JAP 96, 1376, (2004). ***Fuchs et al. Phy. Rev. B. 51, 16817 (1995). Process/Integration

  17. MBE-grown Boron Doped Multilayer Structure B-doped layers Ge Substrate B-doped multilayer structure is used to study equilibrium and non-equilibrium transient effects of B diffusion in Ge Alternating layers of 100 nm Ge spacer and 10 nm B-doped layer Grown by Dr. Stefan Ahlers and Prof. G. Abstreiter at the Walter-Schottky Institut, Munich Process/Integration

  18. Preliminary SIMS Results Samples were annealed at 900°C for 18 min Sample with Ge implantation shows slightly enhanced diffusion However, effects of implantation damage are still inconclusive from the preliminary results Process/Integration

  19. 100 nm nat. Si1-yGey 200 nm 28Si1-x70Gex 100 nm nat. Si1-yGey SiGe graded buffer layer Si substrate Future Milestones Year 4 Milestone: Self-diffusion in strained and relaxed isotopically enriched SiGe layers • By varying x and y, compressive and tensile strains can be introduced • This structure will be used to study effect of strain on Si and Ge self-diffusion in SiGe Process/Integration

  20. Fabrication and characterization of GeOI GSR: Eric Liu Faculty PI: Prof. Nathan Cheung Department of EECS UC-Berkeley Process/Integration

  21. GeOI p-MOS shows 3x mobility improvement Nakahari et al, SSDM 2005 Ge Si Motivations Ultra-short channel ballistic transport: initial velocity (“low field mobility”) is important Advantageous for low supply voltage Process/Integration

  22. 2005 milestones: • Increase thermal robustness of GeOI • Use of pseudo-MOSFET structure to evaluate transferred layer electronic properties 2006 milestones: • Prototype GeOI MOSFET performance evaluation • Demonstrate GeSiOI layer transfer using GeSi epi wafers • Investigate interfacial quality with high-k dielectric as buried insulator Achievements • GeOI shows good thermal robustness at 550oC • Model analysis of GeOI pseudo-MOSFET • Forming gas annealing reduces fixed interface charges Qf but generates interface traps Qit Process/Integration

  23. Ge donor wafer Si Substrate Implanted Hydrogen GeOI 2005-2006 Accomplishments Pseudo MOSFET Characterization The bonding interface charge < Qf ~1011/cm2, positive Eric Liu, UCB Process/Integration

  24. The imperfections found ( Density: <10/cm2 ) After annealing at sequential T:360°C, 500°C, 550 °C for 1 hour, respectively. No color change, blistering, peeling, etc. GeOI after 550oC, 1 hr annealing GeOI shows good thermal robustness Process/Integration

  25. Wafer Fixture Slurry Pad Platen Chemical-Mechanical-Polishing Set-up CMP Set-Up: Lapping machine Pad: (SBT Company) Polishing cloth Rayon-Fine 8” Diameter PSA P/N PRF08A-10 Slurry: 0.2µm SiO2 particle mixed with KOH Process/Integration

  26. GeOI surface smoothing with CMP • GeOI surface can be smoothed down to RMS =0.3nm by CMP • GeOI substrates are ready for device fabrication Process/Integration

  27. 1 4 2 3 V2,3 I surface I bulk tGe-xd p-Ge Depletion region xd I interface SiO2 Heavily doped Si substrate VG Pseudo-MOSFET : 4-probe-configuration Process/Integration

  28. VText=+1V VFBext=-6V VText=+7V VFBext=0V Forming gas annealing effects • Forming gas improves hole accumulation at Ge/SiO2 interface • Forming gas reduces electron inversion at Ge/SiO2 interface Process/Integration

  29. G,(x10-4/) Ideal VT=+20V Reduced Mobile carriers Due to traps VG, (V) Interface traps (Qit) behavior of forming gas anneal Forming gas decreases Qit, 0 to 5x1011/cm2 Process/Integration

  30. 2006 Goals • Qit reduction with surface encapsulation and optimized Temperature-Time cycles • GeOI using Epi Ge wafer as donor wafer (with Yihwan Kim , AMAT) • Prototype GeOI MOSFET with high-K dielectric and evaluation Process/Integration

More Related