1 / 78

The Creation of a New Computer Chip

The Creation of a New Computer Chip. The Concept. A group of people from marketing, design, applications, manufacturing and finance develop the basic concept, features and rough specifications for a new product. They all go off and work on their particular pieces of the proposal.

zack
Download Presentation

The Creation of a New Computer Chip

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. The Creation of a New Computer Chip

  2. The Concept A group of people from marketing, design, applications, manufacturing and finance develop the basic concept, features and rough specifications for a new product.

  3. They all go off and work on their particular pieces of the proposal Marketing – what are the customers asking for and what will sell vs. the competition, what is the marketing plan, what will it cost Design – how will it be designed, how long will it take, what design tools will be necessary, how many people will it take, what will it cost Manufacturing – how will it be manufactured, what tooling will be necessary, how many manufacturing lines will it need, what will it cost Finance – will the product make money, what is the return on investment, what resources are available and what will need to be acquired, what will it cost

  4. The Decision They all get back together again with management and decide whether or not to proceed will the project.

  5. GO! Once the decision is made to proceed, the design team swings into action

  6. The Design Flow Block Level RTL Level RTL Simulation Logic Level Logic Simulation Transistor Level Extract Parasitics & create timing model Physical Layout Level – (masks)

  7. Registers ALU Memory Clock & Timing Control The Block Diagram The problem is broken down into basic functions blocks and the interfaces are specified Branch Control I/O

  8. The High Level Description The blocks are then broken down into functional units and registers. The functionality is coded in a high level descriptive language. This is known as the RTL description. Register File IR operand selection and register control master control ALU control ALU

  9. The High Level Simulation The RTL description is simulated to ensure that the design performs as it should.

  10. The Logic Level Description The functional units are then broken down into logic gates and registers. This is known as the logic level description.

  11. The Logic Level Simulation The logic description is simulated to ensure that the design performs as it should. It is also compared against the RTL simulation.

  12. P The Transistor Description The logic gates are broken down to their component transistors. From this description, the timing delays and electrical parasitics can be estimated. If necessary, transistors can be resized. OR N type P type Field Effect Transistors

  13. S S G G D D Field Effect Transistor Operation P type N type Gate = Ground = ‘0’

  14. S S G G D D Field Effect Transistor Operation P type N type Gate = Vcc = ‘1’

  15. N Type Field Effect Transistor no current flow GND P type substrate Silicon Wafer GND

  16. N Type Field Effect Transistor Vcc P type substrate Silicon Wafer GND

  17. N Type Field Effect Transistor Vcc P type substrate Silicon Wafer GND

  18. N Type Field Effect Transistor current flow Vcc P type substrate Silicon Wafer GND

  19. P Type Field Effect Transistor no current flow Vcc Vcc N-Well P type substrate Silicon Wafer GND

  20. P Type Field Effect Transistor GND Vcc N-Well P type substrate Silicon Wafer GND

  21. P Type Field Effect Transistor GND Vcc N-Well P type substrate Silicon Wafer GND

  22. P Type Field Effect Transistor current flow GND Vcc N-Well P type substrate Silicon Wafer GND

  23. I1 I O I O O I2 I1 O I2 I2 P P P P P O O I1 I1 I2 Logic Gate Implementation Using Field Effect Transistors

  24. So how do we build Field Effect Transistors? We start with a blank piece of silicon wafer P type substrate P type substrate Silicon Wafer Silicon Wafer

  25. Cover it with an N-well Mask P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  26. Bombard it with negatively charged ions to create the N-well N type dopant P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  27. Create the N-well N type dopant P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  28. Create the N-well N type dopant P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  29. Grow the Gate Oxide layer P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  30. Grow the Gate Oxide layer P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  31. Deposit Polysilicon P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  32. Cover it with a Polysilicon mask P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  33. Etch the Polysilicon and Oxide Etchant P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  34. Etch the Polysilicon and Oxide Etchant P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  35. Etch the Polysilicon and Oxide Etchant P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  36. Etch the Polysilicon and Oxide P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  37. Cover it with an N Transistor mask P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  38. Implant the N type Dopant N type dopant P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  39. Implant N Dopant N type dopant P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  40. Cover it with a P Transistor mask P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  41. Implant P Dopant P type dopant P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  42. Implant P Dopant P type dopant P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  43. Grow more Oxide P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  44. Grow more Oxide P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  45. Cover it with a Contact mask P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  46. Etch the Oxide Etchant P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  47. Etch the Oxide Etchant P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  48. Deposit Metal P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  49. Deposit Metal P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

  50. Cover it with a Metal mask P type substrate P type substrate P type substrate P type substrate Silicon Wafer Silicon Wafer Silicon Wafer Silicon Wafer

More Related