1 / 6

Strip-pilot Data Output: LVDS or Optical?

Strip-pilot Data Output: LVDS or Optical?. LVDS pros less size, power, complexity on pilot (LVDS driver) vs (serializer + optical driver) LVDS drivers rad-tolerant to 50kRad Serializers needed for optical solution unknown rad-tolerance LVDS cons Ground loop?. Optical Daughter Card.

skyler
Download Presentation

Strip-pilot Data Output: LVDS or Optical?

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Strip-pilot Data Output: LVDS or Optical? • LVDS pros • less size, power, complexity on pilot • (LVDS driver) vs (serializer + optical driver) • LVDS drivers rad-tolerant to 50kRad • Serializers needed for optical solution • unknown rad-tolerance • LVDS cons • Ground loop? Craig Ogilvie

  2. Optical Daughter Card • We started work on daughter card that could either • Transmit data from FEM to DCM, or from pilot to FEM • Make it general for use in all PHENIX upgrades Craig Ogilvie

  3. Daughter card Serializer 16 bit Optical driver clock Optical Daughter Card • In FEM, less constraints size, rad-hardness • Serializer options • Depends on encoding 8B/10B or CIMT, Chi? • TLK1501 (8B/10B) , GLINK 3.3V (CIMT) • Optical drivers, many, Agilent HFBR-5912 Craig Ogilvie

  4. Schedule • Design complete end of September • Test board back by mid-October • Goal • complete this simple task, • work with Vince/Chi to see if we can help on other parts of the system Craig Ogilvie

  5. backup Craig Ogilvie

  6. Strip Requirements (TVC March 04) • Two readout cards (ROC) per sensor • Each ROC has 6 SVX4 + FPGA / ASIC • 8 ROCs per ladder • 48 svx4 per ladder • Volume per SVX4 • Each hit = 16 bit word • 1 header • Total words/svx4 = 1+(num hits) = 1+(occ*128) • Volume per ladder • Total words/ladder = 48+(occ*6144) • Time = (48+(occ*6144))/40 MHz • < 40 microsec if occ < 25% • Serialize each 16 bit word at 40 MHz Craig Ogilvie

More Related