1 / 9

VLSI Implementations of Threshold Logic— A Comprehensive Survey

VLSI Implementations of Threshold Logic— A Comprehensive Survey. Speaker: Chen-Yu Lin Date: 4/21/2014. Outline. Pure CMOS MAJORITY function NULL Convention Logic Complementary Pass-transistor Logic Capacitive Threshold Logic Conductance/Current Implementations Pseudo nMOS

myra-joseph
Download Presentation

VLSI Implementations of Threshold Logic— A Comprehensive Survey

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. VLSI Implementations of Threshold Logic—A Comprehensive Survey Speaker: Chen-Yu Lin Date: 4/21/2014

  2. Outline • Pure CMOS • MAJORITY function • NULL Convention Logic • Complementary Pass-transistor Logic • Capacitive Threshold Logic • Conductance/Current Implementations • Pseudo nMOS • Output-Wired Inverters

  3. MAJORITY Function

  4. MAJORITY Function • low power consumption • large noise margins • larger fan-in gates are slow

  5. NULL Convention Logic • low power • large noise margins • fast for small fan-ins

  6. Complementary Pass-transistor Logic • low power • pass-transistor

  7. Capacitive Threshold Logic • large fan-in capability • large delay • large area • power consumption

  8. Pseudo-nMOS • much faster • smaller • reduced noise margin • high power consumption

  9. Output-Wired Inverters • much faster • smaller • reduced noise margin • high power consumption

More Related