1 / 10

EUDET Report - MICELEC Activities Design Tools Status

EUDET Report - MICELEC Activities Design Tools Status. Overview of Technologies. Base and Digital Design Kit installed in 7 labs. Future technologies can be negotiated with the same manufacturer, once the necessity arise. CMOS 8RF-LM Low cost technology for Large Digital designs.

Download Presentation

EUDET Report - MICELEC Activities Design Tools Status

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. EUDET Report - MICELEC ActivitiesDesign Tools Status

  2. Overview of Technologies • Base and Digital Design Kit installed in 7 labs. • Future technologies can be negotiated with the same manufacturer, once the necessity arise. CMOS 8RF-LM Low cost technology for Large Digital designs CMOS 8RF-DM Low cost technology for Analog & RF designs BiCMOS 8WLCost effective technology for Low Power RF designs BiCMOS 8HP High Performance technology for demanding RF designs CMOS 9SF LP/RF High performance technology for dense designs 130nm CMOS 90nm CMOS A.M.

  3. Access to Technology Data • What you need to start designing. • Distributed by CERN Foundry PDK Digital Kit Foundry PDK Foundry PDK Foundry PDK Foundry PDK • : Physical Design Kit for Analog and full custom design. • : Design Kit that supports Digital design. Foundry PDK Digital Kit A.M.

  4. New Design Kit Functionalities 1/2 • Design Environment Setup • Integrates foundry PDKs, and Physical IP libraries. • Initialises the CAE tools design environment (env. variables, files, and directory structures) to meet the target technology configuration. (ex. BEOL options). • No additional coding or scripting necessary. • Configuration management per designer and per project. • Analog & Mixed Signal (AMS) methodology. • Top-down design Partitioning. • Top-down mixed-Signal Simulation & design Concept Validation • Concurrent use of behavioural models, transistor-level schematics and simulation testbenches. • Multiple power supply management. • Semi-automated Flow for digital implementation • Hierarchical design Floorplaning and Physical Assembly • Design Performance Validation and Physical Verification Preliminary information A.M.

  5. New Design Kit Functionalities 2/2 • Automated Digital Flow • RTL-to-GDSII path, for rapid development of larger digital designs. • Based on platform independent tcl-code. • GUI and command mode interfaces. • IP integration workflow • Ability to seamlessly integrate IP from multiple sources in the Design Kit. • Generates all necessary data structures “views” need by the CAE tools. • Compatible to “Europractice” CAE tools distribution. • What CERN could provide to EUDET users: • Training courses • Maintenance through CERN • Technical Support Preliminary information A.M.

  6. IP Blocks in 130 nm • Several blocks designed exist, some need to be “packaged” in a distributable form • LVDS transceivers (Layout) • DLL • Serial links • HDLC protocol chip (Verilog) • 7/8 bit protocol chip (Verilog) • Full I2C Slave interface (Verilog & Layout) A.M.

  7. IC Tester • CERN has available an IC tester which could be used by designers in the community for professional characterization of ASICs • Specifications: • 192 channels @ 200 MHz (or ½ at 2 x speed) • Analog capabilities (see next slides) • DUT Power Supplies up to 6 Amp • Training courses can be (and have been) organized A.M.

  8. IC tester photo A.M.

  9. PPMU 4 modules per QBIX QBIX Analog Module – Block diagram 16 b HF DAC Source HF Amplifiers Attenuators Offset Gen. I/O 0 HFS+ RS 0 HFS- GNDS0 24 b LF DAC Source LF Amplifiers Attenuators Offset Gen. I/O 1 LFS+ RS 1 Differential LF Filters GNDS1 LFS- Digital Interface Input/Output Switch Matrix 32 bit data Pogos Measure LF Amplifiers Attenuators Offset Gen. I/O 2 18 b LFM+ LF ADC RS 2 GNDS2 LFM- Differential HF Filters Measure HF Amplifiers Attenuators Offset Gen. I/O 3 14 b HF ADC HFM+ RS 3 GNDS3 HFM- Clock TMU/Inst. PMU/Inst Credence Confidential

  10. QBIX &GBS GigaXource 5 QBIX Addresses Major Applications 24 Audio 22 20 18 Bits 16 ADSL 14 3G BB Modem 12 Cable Modem 10 Video Graphics DVD STB DTV HDD 8 2G BB 10KHz 100KHz 1MHz 10MHz 100MHz 1GHz 10GHz Credence Confidential Bandwidth (log scale)

More Related