1 / 3

Ultra-Low-Voltage UWB Baseband Processor

Data Rate 100 Mbps. Sampling Rate 500 MSPS. Ultra-Low-Voltage UWB Baseband Processor. Objective: Demonstrate ultra-low-voltage operation for high performance applications Possible Applications: Communication or signal processing in energy constrained environment

Download Presentation

Ultra-Low-Voltage UWB Baseband Processor

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Data Rate 100 Mbps Sampling Rate 500 MSPS Ultra-Low-Voltage UWB Baseband Processor • Objective: Demonstrate ultra-low-voltage operation for high performance applications • Possible Applications: Communication or signal processing in energy constrained environment • Target Example: UWB radios on battery operated devices. Need to reduce energy consumption. • Challenge: Minimize energy consumption while meeting throughput constraint of 500-MSPS for 100-Mbps data rate • Approach: Extreme parallelism in the digital baseband processor of the UWB receiver

  2. Proposed Parallelized Architecture Improve energy-efficiency by exploiting TWO forms of extreme parallelism in the correlator in baseband processor • Ultra-Low-Voltage Operation: Maintain Throughput (20x) • Reduce supply voltage • Minimize energy of baseband processor • Reduce Acquisition Time: Parallelized Computation (31x) • Reduce receiver on-time • Minimize energy of entire receiver 620 correlators

  3. 3.3 mm Minimum Energy Point Total Energy Reduce RF front-end and ADC energy! 14X overall reduction Acquisition Energy 3.3 mm Dynamic Energy Leakage Energy Results and Performance Summary ST 90-nm CMOS 281,260 gates 25 MHz @ 0.4 V Reduced baseband energy by 6x Reduced receiver energy by 14x Baseband consumes 2 mW [20 pJ/bit] for a 4-kbit packet Lowest reported energy per bit! Acknowledgments: DARPA and NSERC Fellowship for funding

More Related