1 / 109

Bruce Mayer, PE Licensed Electrical & Mechanical Engineer BMayer@ChabotCollege.edu

Engineering 43. Super Node/Mesh Thevénin /Norton. Bruce Mayer, PE Licensed Electrical & Mechanical Engineer BMayer@ChabotCollege.edu. OutLine. ReIterate NODE & LOOP/MESH Analysis by way of Examples SuperNode Method SuperMesh Technique Loops vs Meshes; describe difference

jubal
Download Presentation

Bruce Mayer, PE Licensed Electrical & Mechanical Engineer BMayer@ChabotCollege.edu

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Engineering 43 Super Node/MeshThevénin/Norton Bruce Mayer, PE Licensed Electrical & Mechanical EngineerBMayer@ChabotCollege.edu

  2. OutLine • ReIterate NODE & LOOP/MESH Analysis by way of Examples • SuperNode Method • SuperMesh Technique • Loops vs Meshes; describe difference • Loop & Node Compared • Introduction to Thevenin & Norton theorems

  3. OutLine • Thevénin theorem: RTH=RN & VTH=VOC • Norton theorem: RN=RTH & IN=ISC • Source Transformation • Thevenin & Norton theorems for • INdependent Source Circuits by DeActivation • Dependent Source Circuits by VOC/ISC

  4. Node Analysis (find V by kCl) Example (On Board) • Define a GND Node • Label all Non-GND nodes not connected to a Source; i.e., the UNknown Nodes • Write the CURRENT Law Eqns at the Unknown Nodes using Ohm’s Law; I = ΔV/R • Clear Fractions by Multiplying by the LCD • Be sure to Include UNITS • Work the Linear Algebra to find Unknown Node Voltages

  5. Loop Analysis (find I by kVl) Example (On Board) • Define a GND Node • Draw Current Loops or Meshes to • NOT be Redandant • Pass Thru ALL Circuit Elements • Write the VOLTAGE Law Eqns For each Loop/Mesh usingNodes using Ohm’s Law; ΔV=RI • Divide by Eqns by the LCM of the I’s • Be sure to Include UNITS • Work the Linear Algebra to find Unknown Loop/Mesh Currents

  6. Need Only ONE KCL Eqn ReCall Node (KCL) Analysis • The Remaining Eqns From the Indep Srcs • 3 Nodes Plus the Reference. In Principle Need 3 Equations... • But two nodes are connected to GND through voltage sources. Hence those node voltages are KNOWN • Solving The Eqns

  7. Consider ThisExample Conventional Node Analysis Requires All Currents at a Node SuperNode Technique SUPERNODE • But Have Ckt V-Src Reln • More Efficient solution: • Enclose The Source, and All Elements In parallel, Inside a Surface. • Call That a SuperNode • 2 eqns, 3 unknowns...Not Good (IS unknown) • Recall: The Current thru the Vsrc is NOT related to the Potential Across it

  8. Apply KCL to the Surface Supernode cont. SUPERNODE • The Source Current Is interiorto the Surface and is NOT Required • Still Need 1 More Equation – Look INSIDE the Surface to Relate V1 & V2 • Now Have 2 Equations in 2 Unknowns • Then The Ckt Solution Using LCD Technique • See Next Slide

  9. The Equations Now Apply Gaussian Elim • Use The V-Source Rln Eqn to Find V2 SUPERNODE • Mult Eqn-1 by LCD (12 kΩ) • Add Eqns to Elim V2

  10. Find the node voltages And the power supplied By the voltage source To compute the power supplied by the voltage source We must know the current through it: @ node-1 BASED ON PASSIVE SIGN CONVENTION THE POWER IS ABSORBED BY THE SOURCE!!

  11. Write the Node Equations KCL At v1 Illustration using Conductances  • At The SuperNodeHave V-Constraint • v2−v3= vA • KCL Leaving Supernode   • Now Have 3 Eqnsin 3 Unknowns • Solve Using Normal Techniques

  12. Find Io Known Node Voltages SUPERNODE Example • The SuperNodeV-Constraint • Now use KCL at SuperNode to Find V3 • Mult by 2 kΩLCD, collectTerms to Find:

  13. Find Io Using Nodal Analysis Known Voltages for Sources Connected to GND SUPERNODE Numerical Example • Now Notice That V2 is NOT Needed to Find Io • 2 Eqns in 2 Unknowns • The Constraint Eqn • Now KCL at SuperNode • By Ohm’s Law

  14. Dependent Sources • Circuits With Dependent Sources Present No Significant Additional Complexity • The Dependent Sources Are Treated As Regular Sources • As With Dependent CURRENT Sources Must Add One Equation For Each Controlling Variable

  15. Find Io by Nodal Analysis Notice V-Source Connected to the Reference Node Numerical Example – Dep Isrc • Sub Ix into KCL Eqn • KCL At Node-2 • Mult By 6 kΩ LCD • Controlling Variable In Terms of Node Potential • Then Io

  16. Find Io Supernode Constraint Current Controlled V-Source • Controlling Variable in Terms of Node Voltage • Multiply by LCD of 2 kΩ • Recall • Then • KCL at SuperNode • So Finally

  17. Use Mesh Analysis ReCall MESH Analysis • Sub for I1 to Find I2 • So Vo

  18. Create Mesh Currents SUPERMESH SuperMeshes Write Constraint Equation Due To Mesh Currents SHARING Current Sources Write Equations For Remaining Meshes Define A SuperMeshBy AVOIDNG The Shared Current with a Carefully Chosen Loop

  19. Write KVL For The SuperMesh as we do NOT know the Voltage Across the 4 mA Current-Source SUPERMESH SuperMeshes cont. • We Now have 3 Eqns in 3 Unknowns and the Math Model is Complete • Solve for I1, I2, I3 using standard techniques KVL

  20. Use superNODE to AVOID a V-source current, IVs, in KCL Eqns SuperNODE vs SuperMESH • Use superMESH to AVOID an I-source, ΔVIs, in KVL Eqns

  21. Strategy Define Loop Currents That Do NOT Share Current Sources Even If It Means ABANDONING Meshes For Convenience, Begin by Using Mesh Currents Until Reaching Shared CURRENT Source as V-across an I-source is NOT Known At That Point Define a NEW Loop Shared Isrc – General Loop Approach • To Guarantee That The New Loop Gives An Independent Equation, Must Ensure That It Includes Components That Are NOT Part Of Previously Defined Loops

  22. A Possible Approach Create a Loop by Avoiding The Current Source General Loop Approach cont. • The Eqns for Current Source Loops • The Eqns for 3rd Loop (3 Eqns & 3 Unknowns) • The Loop Currents Obtained With This Method Are Different From Those Obtained With A SuperMesh • A SuperMesh used Previously Defined Mesh Currents

  23. For Loop Analysis Note Three Independent Current Sources Four Meshes One Current Source Shared By Two Meshes Example  Find V Across R’s • Careful Choice Of Loop Currents Should Make Only One Loop Equation Necessary • Three Loop Currents Can Be Chosen Using Meshes And Not Sharing Any Source • Mesh Equations For Loops With I-Sources

  24. KVL for I4 Loop Example  Find V Across R’s cont. • Solve For The Current I4 Using The ISj • Now Use Ohm’s Law To Calc Required Voltages • Note that Loop-4 does NOT pass thru ANY CURRENT-Sources • This AVOIDS the UNknown potentials across the I-sources

  25. General Approach Treat The Dep. Source As Though It Were Independent Add One EquationFor The Controlling Variable Example at Rt.: Mesh Currents Defined by Sources Dependent Sources • Mesh-3 by KVL • Mesh-4 by KVL

  26. The Controlling Variable Eqns Dependent Sources cont. • Combine Eqns,Then Divide by 1kΩ • In Matrix Form • Solve by Elimination or Linear-Algebra

  27. Consider the Ckt Loop & Node Compared • Find Vo by NODE Analysis • ID Nodes • Make a SuperNode • Vsrc to GND • SuperNode Constraint

  28. KCL at SuperNode Loop & Node Compared (2) • Mult. By 1kΩ LCD • The Node 3 KCL • Mult. By 1kΩ LCD • The SuperNode Eqn

  29. The Controlling Var. Loop & Node Compared (3) • Thus 3 Eqns in Unknowns V1, V2, V3 • Recall the GOAL • In SuperNodeEqn

  30. Now by Loops Loop & Node Compared (4) • The Mesh/Loop Eqns • Loop-1: • Loop-3: • Loop-2: • Note I3 = –2 mA • Loop-4: • Start with 3 Meshes • Add a General Loop to avoid the Isrc • Note I1 = 2 mA

  31. The Controling Var Loop & Node Compared (5) • By Net Current & Ohm’s Law • SubOut Vx in Loop-2 & Loop-4 Eqns: • As Before Vx = V2 • And V2 is related to the net current From Node-2 to GND • After Subbing Find:

  32. Summarize Loops Loop & Node Compared (6) • Recall the GOAL • General Comments • Nodes (KCL) are generally easier if we have VOLTAGE Sources • Loops (kVL) are generally easier if we have CURRENT Sources • Using The Loop/Mesh Eqns Find

  33. Thevenin’s & Norton’sTheorems • These Are Some Of The Most Powerful Circuit analysis Methods • They Permit “Hiding” Information That Is Not Relevant And Allow Concentration On What Is Important To The Analysis

  34. From PreAmp (voltage ) To speakers Low Distortion Power Amp • to Match Speakers And Amplifier One Should Analyze The Amp Ckt

  35. To Even STAND A CHANCE to Match the Speakers & Amp We Need to Simplify the Ckt Consider a Reduced CIRCUIT EQUIVALENT Replace the OpAmp+BJT Amplifier Cktwith a MUCH Simpler (Linear) Equivalent Low Dist Pwr Amp cont • The Equivalent Ckt in RED “Looks” The Same to the Speakers As Does the Complicated Circuit

  36. Thevenin’s Equivalence Theorem • vTH = Thevenin Equivalent VOLTAGE Source • RTH = Thevenin Equivalent Series (Source) RESISTANCE • Thevenin Equivalent Circuit for PART A

  37. Norton’s Equivalence Theorem • iN = Norton Equivalent CURRENT Source • RN = Norton Equivalent Parallel (Source) RESISTANCE • Norton Equivalent Circuit for PART A

  38. For ANY Part-B Circuit Examine Thevenin Approach • The Thevenin Equiv Ckt for PART-A → • V-Src is Called the THEVENIN EQUIVALENT SOURCE • R is called the THEVENINEQUIVALENT RESISTANCE PART A MUST BEHAVE LIKE THIS CIRCUIT

  39. In The Norton Case Norton Examine Norton Approach • The Norton Equiv Ckt for PART-A → • The I-Src is Called The NORTON EQUIVALENT SOURCE

  40. Thevenin Norton Interpret Thevenin & Norton • In BOTH Cases • This equivalence can be viewed as a source transformation problem. It shows how to convert a voltage source in series with a resistor into an equivalent current source in parallel with the resistor • SOURCE TRANSFORMATION CAN BE A GOOD TOOL TO REDUCE THE COMPLEXITY OF A CIRCUIT

  41. Source transformation is a good tool to reduce complexity in a circuit ...WHEN IT CAN APPLIED “IDEAL sources” are NOT good models for the REAL behavior of sources .e.g., A Battery does NOT Supply huge current When Its Terminals are connected across a tiny Resistance as Would an “Ideal” Source Source Transformations • These Models are Equivalent When • Source X-forms can be used to determine the Thevenin or Norton Equivalent • But There May be More Efficient Methods

  42. Example  Solve by Src Xform • In between the terminals we connect a current source and a resistance in parallel • The equivalent current source will have the value 12V/3kΩ • The 3k and the 6k resistors now are in parallel and can be combined • In between the terminals we connect a voltage source in series with the resistor • The equivalent V-source has value 4mA*2kΩ • The new 2k and the 2k resistor become connected in series and can be combined

  43. Solve by Src Xform cont. • After the transformation the sources can be combined • The equivalent current source has value 8V/4kΩ = 2mA • The Options at This Point Do another source transformation and get a single loop circuit Use current divider to compute IO and then Calc VO using Ohm’s law

  44. EQUIVALENT CIRCUITS Or one more source transformation 3 current sources in parallel and three resistors in parallel PROBLEM Find VO using source transformation Norton Norton

  45. These Models are Equivalent Source Xform Summary • Source X-forms can be used to determine the Thevenin or Norton Equivalent • Next Review Several Additional Approaches To Determine Thevenin Or Norton Equivalent Circuits

More Related