1 / 11

The Self - Bias PLL I n Standard CMOS

FACULTY OF ELECTRONIC ENGINEERING, UNIVERSITY OF NI Š. LABORATOR Y FOR ELECTRONIC DESIGN AUTOMATION. The Self - Bias PLL I n Standard CMOS. Miljan Nikoli ć Milan Savić Predrag Petković. Introduction. Requirements Phase-Locked Loop Differential Buffer Stage Self-Bias Architecture

heidi-dixon
Download Presentation

The Self - Bias PLL I n Standard CMOS

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. FACULTY OF ELECTRONIC ENGINEERING, UNIVERSITY OF NIŠ LABORATORY FOR ELECTRONIC DESIGN AUTOMATION The Self-Bias PLL In Standard CMOS Miljan Nikolić Milan Savić Predrag Petković

  2. Introduction • Requirements • Phase-Locked Loop • Differential Buffer Stage • Self-Bias Architecture • Circuit Implementation • Conclusion

  3. Reference Frequency of 32768 Hz Output Frequency of 4.194304 Hz Fully integrated Requirements:

  4. Phase-Locked Loop

  5. Differential Buffer Stage

  6. Replica-feedback current source bias generator

  7. Self-Bias Architecture

  8. Loop-Filter

  9. Charge Pump

  10. Simulation Results

  11. Conclusion • Self-Bias in standard CMOS • Simplified Design • Technology and process independance • Area of 0.2 mm2

More Related