1 / 32

EE 5340 Semiconductor Device Theory Lecture 25 - Fall 2010

EE 5340 Semiconductor Device Theory Lecture 25 - Fall 2010. Professor Ronald L. Carter ronc@uta.edu http://www.uta.edu/ronc. Ideal 2-terminal MOS capacitor/diode. conducting gate, area = LW. V gate. -x ox. SiO 2. 0. y. 0. L. silicon substrate. t sub. V sub. x.

eithne
Download Presentation

EE 5340 Semiconductor Device Theory Lecture 25 - Fall 2010

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. EE 5340Semiconductor Device TheoryLecture 25 - Fall 2010 Professor Ronald L. Carter ronc@uta.edu http://www.uta.edu/ronc

  2. Ideal 2-terminalMOS capacitor/diode conducting gate, area = LW Vgate -xox SiO2 0 y 0 L silicon substrate tsub Vsub x

  3. MOS surface states**p- substr = n-channel

  4. Flat-band parametersfor n-channel (p-subst)

  5. Flat-band parametersfor p-channel (n-subst)

  6. Flat band with oxidecharge (approx. scale) Al SiO2 p-Si +<--Vox-->- q(Vox) Ec,Ox q(ffp-cox) Ex q(fm-cox) Eg,ox~8eV Ec EFm EFi EFp q(VFB) Ev VFB= VG-VB, when Si bands are flat Ev

  7. Equivalent circuitfor accumulation • Accum depth analogous to the accum Debye length = LD,acc = [eVt/(qps)]1/2 • Accum cap, C’acc = eSi/LD,acc • Oxide cap, C’Ox = eOx/xOx • Net C is the series comb C’Ox C’acc

  8. Equivalent circuitfor Flat-Band • Surface effect analogous to the extr Debye length = LD,extr = [eVt/(qNa)]1/2 • Debye cap, C’D,extr = eSi/LD,extr • Oxide cap, C’Ox = eOx/xOx • Net C is the series comb C’Ox C’D,extr

  9. Equivalent circuitfor depletion • Depl depth given by the usual formula = xdepl = [2eSi(Vbb)/(qNa)]1/2 • Depl cap, C’depl = eSi/xdepl • Oxide cap, C’Ox = eOx/xOx • Net C is the series comb C’Ox C’depl

  10. Equivalent circuitabove OSI • Depl depth given by the maximum depl = xd,max = [2eSi|2fp|/(qNa)]1/2 • Depl cap, C’d,min = eSi/xd,max • Oxide cap, C’Ox = eOx/xOx • Net C is the series comb C’Ox C’d,min

  11. Differential chargesfor low and high freq high freq. From Fig 10.27*

  12. Ideal low-freqC-V relationship Fig 10.25*

  13. Comparison of lowand high freq C-V Fig 10.28*

  14. Effect of Q’ss onthe C-V relationship Fig 10.29*

  15. Approximation concept“Onset of Strong Inv” • OSI = Onset of Strong Inversion occurs when ns = Na = ppo and VG= VTh • Assume ns = 0 for VG< VTh • Assume xdepl = xd,max for VG = VTh and it doesn’t increase for VG > VTh • Cd,min = eSi/xd,max for VG > VTh • Assume ns > 0 for VG > VTh

  16. Fig 10.9* qfp 2q|fp| xd,max MOS Bands at OSIp-substr = n-channel

  17. Computing the D.R. W and Q at O.S.I. Ex Emax x

  18. Calculation of thethreshold cond, VT

  19. Equations forVT calculation

  20. Fully biased n-MOScapacitor VG Channel if VG > VT VS VD EOx,x> 0 e- e- e- e- e- e- n+ n+ p-substrate Vsub=VB Depl Reg Acceptors y 0 L

  21. MOS energy bands atSi surface for n-channel Fig 8.10**

  22. Ex Emax x Computing the D.R. W and Q at O.S.I.

  23. Q’d,max and xd,max forbiased MOS capacitor Fig 8.11** xd,max (mm)

  24. Fully biased n-channel VT calc

  25. n-channel VT forVC = VB = 0 Fig 10.20*

  26. Fully biased p-channel VT calc

  27. p-channel VT forVC = VB = 0 Fig 10.21*

  28. n-channel enhancementMOSFET in ohmic region 0< VT< VG Channel VS = 0 0< VD< VDS,sat EOx,x> 0 e-e- e- e- e- n+ n+ Depl Reg p-substrate Acceptors VB < 0

  29. Conductance ofinverted channel • Q’n = - C’Ox(VGC-VT) • n’s = C’Ox(VGC-VT)/q, (# inv elect/cm2) • The conductivity sn = (n’s/t) q mn • G = sn(Wt/L) = n’s q mn (W/L) = 1/R, so • I = V/R = dV/dR, dR = dL/(n’sqmnW)

  30. Basic I-V relationfor MOS channel

  31. I-V relation for n-MOS (ohmic reg) ohmic ID non-physical ID,sat saturated VDS VDS,sat

  32. References * Semiconductor Physics & Devices, by Donald A. Neamen, Irwin, Chicago, 1997. **Device Electronics for Integrated Circuits, 2nd ed., by Richard S. Muller and Theodore I. Kamins, John Wiley and Sons, New York, 1986

More Related